| <u>SME</u>   | Index by |  |  |  |  |  |  |
|--------------|----------|--|--|--|--|--|--|
| Instructions | Encoding |  |  |  |  |  |  |

Pseu

Base Instructions

SIMD&FP **Instructions** 

**SVE** Instructions

## SWP, SWPA, SWPAL, SWPL

Swap word or doubleword in memory atomically loads a 32-bit word or 64bit doubleword from a memory location, and stores the value held in a register back to the same memory location. The value initially loaded from memory is returned in the destination register.

- If the destination register is not one of WZR or XZR, SWPA and SWPAL load from memory with acquire semantics.
- SWPL and SWPAL store to memory with release semantics.
- SWP has neither acquire nor release semantics.

For more information about memory ordering semantics, see *Load-Acquire*, Store-Release.

For information about memory accesses, see *Load/Store addressing modes*.

## Integer (FEAT\_LSE)

|      |   |   |   |   |   |   |   |   |   | 20 19 18 17 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|------|---|---|---|---|---|---|---|---|---|----------------|----|----|----|----|----|----|---|---|----|---|---|---|---|----|---|---|
| 1 x  | 1 | 1 | 1 | 0 | 0 | 0 | Α | R | 1 | Rs             | 1  | 0  | 0  | 0  | 0  | 0  |   |   | Rn |   |   |   |   | Rt |   |   |
| size |   |   |   |   |   |   |   |   |   |                |    |    |    |    |    |    |   |   |    |   |   |   |   |    |   |   |

32-bit SWP (size == 
$$10 \&\& A == 0 \&\& R == 0$$
)

32-bit SWPAL (size == 10 && A == 1 && R == 1)

32-bit SWPL (size == 10 && A == 0 && R == 1)

64-bit SWP (size == 11 && A == 0 && R == 0)

64-bit SWPA (size == 11 && A == 1 && R == 0)

```
SWPA <Xs>, <Xt>, [<Xn | SP>]

64-bit SWPAL (size == 11 && A == 1 && R == 1)

SWPAL <Xs>, <Xt>, [<Xn | SP>]

64-bit SWPL (size == 11 && A == 0 && R == 1)

SWPL <Xs>, <Xt>, [<Xn | SP>]

if !IsFeatureImplemented(FEAT_LSE) then UNDEFINED;

integer t = UInt(Rt);
integer n = UInt(Rn);
integer s = UInt(Rs);

constant integer datasize = 8 << UInt(size);
integer regsize = if datasize == 64 then 64 else 32;
boolean acquire = A == '1' && Rt != '11111';
boolean release = R == '1';
boolean tagchecked = n != 31;
```

## **Assembler Symbols**

| <ws></ws>       | Is the 32-bit name of the general-purpose register to be stored, encoded in the "Rs" field.          |
|-----------------|------------------------------------------------------------------------------------------------------|
| <wt></wt>       | Is the 32-bit name of the general-purpose register to be loaded, encoded in the "Rt" field.          |
| <xs></xs>       | Is the 64-bit name of the general-purpose register to be stored, encoded in the "Rs" field.          |
| <xt></xt>       | Is the 64-bit name of the general-purpose register to be loaded, encoded in the "Rt" field.          |
| <xn sp></xn sp> | Is the 64-bit name of the general-purpose base register or stack pointer, encoded in the "Rn" field. |

## **Operation**

```
data = MemAtomic(address, comparevalue, store_value, accdesc);

X[t, regsize] = ZeroExtend(data, regsize);
```

 $Internal\ version\ only: is a\ v33.64,\ AdvSIMD\ v29.12,\ pseudocode\ no\_diffs\_2023\_09\_RC2,\ sve\ v2023-06\_rel\ ;\ Build\ timestamp:\ 2023-09-18T17:56$ 

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu