| <u>SME</u> | Index by |  |
|------------|----------|--|
| ructions   | Encoding |  |

Base Instructions

SIMD&FP **Instructions** 

**SVE** Instructions

Inst

Pseu

## SXTL, SXTL2

Signed extend Long. This instruction duplicates each vector element in the lower or upper half of the source SIMD&FP register into a vector, and writes the vector to the destination SIMD&FP register. The destination vector elements are twice as long as the source vector elements. All the values in this instruction are signed integer values.

The SXTL instruction extracts the source vector from the lower half of the source register. The SXTL2 instruction extracts the source vector from the upper half of the source register.

Depending on the settings in the CPACR EL1, CPTR EL2, and CPTR EL3 registers, and the current Security state and Exception level, an attempt to execute the instruction might be trapped.

This is an alias of SSHLL, SSHLL2. This means:

- The encodings in this description are named to match the encodings of SSHLL, SSHLL2.
- The description of <u>SSHLL</u>, <u>SSHLL2</u> gives the operational pseudocode, any constrained unpredictable behavior, and any operational information for this instruction.

is equivalent to

and is the preferred disassembly when BitCount (immh) == 1.

### **Assembler Symbols**

2

Is the second and upper half specifier. If present it causes the operation to be performed on the upper 64 bits of the registers holding the narrower elements, and is encoded in "O":

| Q | 2         |
|---|-----------|
| 0 | [absent]  |
| 1 | [present] |

<Vd>

Is the name of the SIMD&FP destination register, encoded in the "Rd" field.

<Ta>

Is an arrangement specifier, encoded in "immh":

| immh | <ta></ta>                            |
|------|--------------------------------------|
| 0000 | SEE Advanced SIMD modified immediate |
| 0001 | 8Н                                   |
| 001x | 4S                                   |
| 01xx | 2D                                   |
| 1xxx | RESERVED                             |

<Vn>

Is the name of the SIMD&FP source register, encoded in the "Rn" field.

<Tb>

Is an arrangement specifier, encoded in "immh:Q":

| immh | Q | <tb></tb>                  |
|------|---|----------------------------|
| 0000 | Х | SEE Advanced SIMD modified |
|      |   | <u>immediate</u>           |
| 0001 | 0 | 8B                         |
| 0001 | 1 | 16B                        |
| 001x | 0 | 4H                         |
| 001x | 1 | 8H                         |
| 01xx | 0 | 2S                         |
| 01xx | 1 | 4S                         |
| 1xxx | Х | RESERVED                   |

# **Operation**

The description of <u>SSHLL</u>, <u>SSHLL2</u> gives the operational pseudocode for this instruction.

### **Operational information**

### If PSTATE.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by |
|---------------------|---------------------|---------------------|---------------------|----------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding |

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06 rel ; Build timestamp: 2023-09-18T17:56

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu