| Index by | Sh    |
|----------|-------|
| Encoding | Pseud |

SIMD&FP **SME** Base SVE Instructions **Instructions Instructions Instructions** 

# TST (shifted register)

Test (shifted register) performs a bitwise AND operation on a register value and an optionally-shifted register value. It updates the condition flags based on the result, and discards the result.

This is an alias of ANDS (shifted register). This means:

- The encodings in this description are named to match the encodings of ANDS (shifted register).
- The description of ANDS (shifted register) gives the operational pseudocode, any constrained unpredictable behavior, and any operational information for this instruction.

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
sf 1 1 0 1 0 1 0 shift 0
                                Rm
                                             imm6
   opc
                                                                         Rd
```

### 32-bit (sf == 0)

```
TST <Wn>, <Wm>{, <shift> #<amount>}
is equivalent to
   ANDS WZR, <Wn>, <Wm>{, <shift> #<amount>}
```

and is always the preferred disassembly.

#### 64-bit (sf == 1)

```
TST <Xn>, <Xm>{, <shift> #<amount>}
is equivalent to
   ANDS XZR, <Xn>, <Xm>{, <shift> #<amount>}
```

and is always the preferred disassembly.

#### **Assembler Symbols**

| <wn></wn> | Is the 32-bit name of the first general-purpose source register, encoded in the "Rn" field.  |
|-----------|----------------------------------------------------------------------------------------------|
| <wm></wm> | Is the 32-bit name of the second general-purpose source register, encoded in the "Rm" field. |
| <xn></xn> | Is the 64-bit name of the first general-purpose source register, encoded in the "Rn" field.  |

<Xm>

Is the 64-bit name of the second general-purpose source register, encoded in the "Rm" field.

<shift>

Is the optional shift to be applied to the final source, defaulting to LSL and encoded in "shift":

| <shift></shift> |
|-----------------|
| LSL             |
| LSR             |
| ASR             |
| ROR             |
|                 |

<amount>

For the 32-bit variant: is the shift amount, in the range 0 to 31, defaulting to 0 and encoded in the "imm6" field.

For the 64-bit variant: is the shift amount, in the range 0 to 63, defaulting to 0 and encoded in the "imm6" field,

## **Operation**

The description of <u>ANDS</u> (<u>shifted register</u>) gives the operational pseudocode for this instruction.

### **Operational information**

If PSTATE.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by |
|---------------------|---------------------|---------------------|---------------------|----------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding |

 $Internal\ version\ only:\ is a\ v33.64,\ AdvSIMD\ v29.12,\ pseudocode\ no\_diffs\_2023\_09\_RC2,\ sve\ v2023-06\_rel\ ;\ Build\ timestamp:\ 2023-09-18T17:56$ 

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu