| <u>SME</u> | Index by |
|------------|----------|
| tructions  | Encoding |

Sh

Pseu

SIMD&FP Base **SVE** Instructions **Instructions Instructions** Inst

### **UBFX**

Unsigned Bitfield Extract copies a bitfield of <width> bits starting from bit position <lsb> in the source register to the least significant bits of the destination register, and sets destination bits above the bitfield to zero.

This is an alias of **UBFM**. This means:

- The encodings in this description are named to match the encodings of UBFM.
- The description of <u>UBFM</u> gives the operational pseudocode, any constrained unpredictable behavior, and any operational information for this instruction.

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
sf 1 0 1 0 0 1 1 0 N
                             immr
                                            imms
                                                           Rn
   opc
```

```
32-bit (sf == 0 \&\& N == 0)
```

```
UBFX <Wd>, <Wn>, #<lsb>, #<width>
is equivalent to
   UBFM <Wd>, <Wn>, #<lsb>, # (<lsb>+<width>-1)
and is the preferred disassembly when
BFXPreferred(sf, opc<1>, imms, immr).
```

# 64-bit (sf == 1 && N == 1)

```
UBFX <Xd>, <Xn>, #<lsb>, #<width>
is equivalent to
   UBFM <Xd>, <Xn>, #<lsb>, # (<lsb>+<width>-1)
and is the preferred disassembly when
BFXPreferred(sf, opc<1>, imms, immr).
```

### **Assembler Symbols**

| <wd></wd> | Is the 32-bit name of the general-purpose destination |  |  |  |
|-----------|-------------------------------------------------------|--|--|--|
|           | register, encoded in the "Rd" field.                  |  |  |  |

<Wn> Is the 32-bit name of the general-purpose source register, encoded in the "Rn" field.

| <xd></xd>       | Is the 64-bit name of the general-purpose destination register, encoded in the "Rd" field.         |  |  |
|-----------------|----------------------------------------------------------------------------------------------------|--|--|
| <xn></xn>       | Is the 64-bit name of the general-purpose source register, encoded in the "Rn" field.              |  |  |
| <lsb></lsb>     | For the 32-bit variant: is the bit number of the lsb of the source bitfield, in the range 0 to 31. |  |  |
|                 | For the 64-bit variant: is the bit number of the lsb of the source bitfield, in the range 0 to 63. |  |  |
| <width></width> | For the 32-bit variant: is the width of the bitfield, in the range 1 to 32- <lsb>.</lsb>           |  |  |
|                 | For the 64-bit variant: is the width of the bitfield, in the range 1 to 64- <lsb>.</lsb>           |  |  |
|                 |                                                                                                    |  |  |

## **Operation**

The description of <u>UBFM</u> gives the operational pseudocode for this instruction.

## **Operational information**

### If PSTATE.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by        |
|---------------------|---------------------|---------------------|---------------------|-----------------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> |

 $Internal\ version\ only: is a\ v33.64,\ AdvSIMD\ v29.12,\ pseudocode\ no\_diffs\_2023\_09\_RC2,\ sve\ v2023-06\_rel\ ;\ Build\ timestamp:\ 2023-09-18T17:56$ 

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu