# **UDOT** (vector)

Dot Product unsigned arithmetic (vector). This instruction performs the dot product of the four unsigned 8-bit elements in each 32-bit element of the first source register with the four unsigned 8-bit elements of the corresponding 32-bit element in the second source register, accumulating the result into the corresponding 32-bit element of the destination register. Depending on the settings in the *CPACR\_EL1*, *CPTR\_EL2*, and *CPTR\_EL3* registers, and the current Security state and Exception level, an attempt to execute the instruction might be trapped.

In Armv8.2 and Armv8.3, this is an optional instruction. From Armv8.4 it is mandatory for all implementations to support it.

#### Note

*ID\_AA64ISAR0\_EL1*.DP indicates whether this instruction is supported.

## Vector (FEAT DotProd)

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

0 Q 1 0 1 1 1 0 size 0 Rm 1 0 0 1 0 1 Rn Rd
```

```
UDOT <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>
```

```
if !IsFeatureImplemented(FEAT_DotProd) then UNDEFINED;
if size != '10' then UNDEFINED;
boolean signed = (U == '0');
integer d = UInt(Rd);
integer n = UInt(Rn);
integer m = UInt(Rm);
constant integer esize = 8 << UInt(size);
constant integer datasize = 64 << UInt(Q);
integer elements = datasize DIV esize;</pre>
```

### **Assembler Symbols**

<Vd>

Is the name of the SIMD&FP third source and destination register, encoded in the "Rd" field.

<Ta>

Is an arrangement specifier, encoded in "Q":

| Q | <ta></ta> |
|---|-----------|
| 0 | 2S        |
| 1 | 4S        |

<Vn> Is the name of the first SIMD&FP source register, encoded in the "Rn" field.

<Tb>

Is an arrangement specifier, encoded in "Q":

| Q | <tb></tb> |
|---|-----------|
| 0 | 8B        |
| 1 | 16B       |

<Vm>

Is the name of the second SIMD&FP source register, encoded in the "Rm" field.

## **Operation**

```
CheckFPAdvSIMDEnabled64();
bits(datasize) operand1 = \underline{V}[n, datasize];
bits(datasize) operand2 = V[m, datasize];
bits(datasize) result;
result = V[d, datasize];
for e = 0 to elements-1
    integer res = 0;
    integer element1, element2;
    for i = 0 to 3
        if signed then
             element1 = <u>SInt</u>(<u>Elem</u>[operand1, 4*e+i, esize DIV 4]);
             element2 = <u>SInt(Elem[operand2, 4*e+i, esize DIV 4]);</u>
        else
             element1 = UInt(Elem[operand1, 4*e+i, esize DIV 4]);
            element2 = UInt(Elem[operand2, 4*e+i, esize DIV 4]);
        res = res + element1 * element2;
    Elem[result, e, esize] = Elem[result, e, esize] + res;
V[d, datasize] = result;
```

BaseSIMD&FPSVESMEIndex byInstructionsInstructionsInstructionsInstructions

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06 rel ; Build timestamp: 2023-09-18T17:56

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu