| Index by |  |
|----------|--|
| Encoding |  |

Pseu

SIMD&FP **SME** Base SVE Instructions Instructions Instructions Instructions

## **UDOT** (4-way, vectors)

Unsigned integer dot product

The unsigned integer dot product instruction computes the dot product of a group of four unsigned 8-bit or 16-bit integer values held in each 32-bit or 64-bit element of the first source vector multiplied by a group of four unsigned 8-bit or 16-bit integer values in the corresponding 32-bit or 64-bit element of the second source vector, and then destructively adds the widened dot product to the corresponding 32-bit or 64-bit element of the destination vector.

This instruction is unpredicated.

| 31 30 29 28 27 26 25 2 | 4 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0 |
|------------------------|---------------------------|-----------------------|-----------------|
| 0 1 0 0 0 1 0 0        | size 0 Zm                 | 0 0 0 0 0 1 Z         | 'n Zda          |
|                        |                           | U                     | -               |

```
UDOT <Zda>.<T>, <Zn>.<Tb>, <Zm>.<Tb>
```

```
if ! <a href="HaveSVE">HaveSME</a>() then UNDEFINED;
if size IN {'0x'} then UNDEFINED;
constant integer esize = 8 << UInt(size);</pre>
integer n = UInt(Zn);
integer m = UInt(Zm);
integer da = <u>UInt</u>(Zda);
```

## **Assembler Symbols**

<Zda>

Is the name of the third source and destination scalable vector register, encoded in the "Zda" field.

<T>

Is the size specifier, encoded in "size<0>":

| size<0> | <t></t> |
|---------|---------|
| 0       | S       |
| 1       | D       |

<Zn>

Is the name of the first source scalable vector register, encoded in the "Zn" field.

<Tb>

Is the size specifier, encoded in "size<0>":

| size<0> | <tb></tb> |
|---------|-----------|
| 0       | В         |
| 1       | Н         |

<Zm>

Is the name of the second source scalable vector register, encoded in the "Zm" field.

## **Operation**

```
CheckSVEEnabled();
constant integer VL = CurrentVL;
constant integer PL = VL DIV 8;
constant integer elements = VL DIV esize;
bits(VL) operand1 = \mathbb{Z}[n, VL];
bits(VL) operand2 = \mathbb{Z}[m, VL];
bits(VL) operand3 = \overline{Z}[da, VL];
bits(VL) result;
for e = 0 to elements-1
    bits(esize) res = Elem[operand3, e, esize];
    for i = 0 to 3
         integer element1 = UInt(Elem[operand1, 4 * e + i, esize DIV 4])
         integer element2 = UInt(Elem[operand2, 4 * e + i, esize DIV 4])
         res = res + element1 * element2;
    Elem[result, e, esize] = res;
\underline{\mathbf{Z}}[da, VL] = result;
```

## **Operational information**

This instruction might be immediately preceded in program order by a MOVPRFX instruction. The MOVPRFX instruction must conform to all of the following requirements, otherwise the behavior of the MOVPRFX and this instruction is unpredictable:

- The MOVPRFX instruction must be unpredicated.
- The MOVPRFX instruction must specify the same destination register as this instruction.
- The destination register must not refer to architectural register state referenced by any other source operand register of this instruction.

BaseSIMD&FPSVESMEIndex byInstructionsInstructionsInstructionsInstructions

Internal version only: is a v33.64, AdvSIMD v29.12, pseudocode no\_diffs\_2023\_09\_RC2, sve v2023-06\_rel ; Build timestamp: 2023-09-18T17:56

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu