Base

Instructions

Unsigned saturating rounding shift right narrow by immediate (top)

Shift each unsigned integer value in the source vector elements by an immediate value, and place the rounded results in the odd-numbered halfwidth destination elements, leaving the even-numbered elements unchanged. Each result element is saturated to the half-width N-bit element's unsigned integer range 0 to  $(2^{N})$ -1. The immediate shift amount is an unsigned value in the range 1 to number of bits per element. This instruction is unpredicated.

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
0 1 0 0 0 1 0 1 0 tszh 1 tszl imm3 0 0 1 1 1 1
                                                          Zn
                                              URT
```

```
UQRSHRNT <Zd>.<T>, <Zn>.<Tb>, #<const>
```

```
if ! <a href="HaveSVE2">HaveSME</a>() then UNDEFINED;
bits(3) tsize = tszh:tszl;
if tsize == '000' then UNDEFINED;
constant integer esize = 8 << HighestSetBit(tsize);</pre>
integer n = UInt(Zn);
integer d = <u>UInt</u>(Zd);
integer shift = (2 * esize) - UInt(tsize:imm3);
```

## **Assembler Symbols**

< 7.d >

Is the name of the destination scalable vector register, encoded in the "Zd" field.

<T>

Is the size specifier, encoded in "tszh:tszl":

| tszh | tszl | <t></t>  |
|------|------|----------|
| 0    | 00   | RESERVED |
| 0    | 01   | В        |
| 0    | 1x   | Н        |
| 1    | XX   | S        |

<Zn>

Is the name of the first source scalable vector register, encoded in the "Zn" field.

<Tb>

Is the size specifier, encoded in "tszh:tszl":

| tszh | tszl | <tb></tb> |
|------|------|-----------|
| 0    | 00   | RESERVED  |
| 0    | 01   | Н         |
| 0    | 1x   | S         |
| 1    | XX   | D         |

<const>

Is the immediate shift amount, in the range 1 to number of bits per element, encoded in "tszh:tszl:imm3".

## **Operation**

```
CheckSVEEnabled();
constant integer VL = CurrentVL;
constant integer PL = VL DIV 8;
constant integer elements = VL DIV (2 * esize);
bits(VL) operand = Z[n, VL];
bits(VL) result = Z[d, VL];

for e = 0 to elements-1
    bits(2*esize) element = Elem[operand, e, 2*esize];
    integer res = (UInt(element) + (1 << (shift-1))) >> shift;
    Elem[result, 2*e + 1, esize] = UnsignedSat(res, esize);
Z[d, VL] = result;
```

<u>Base</u> <u>SIMD&FP</u> <u>SVE</u> <u>SME</u> <u>Index by</u> Instructions Instructions Instructions Encoding

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06 rel ; Build timestamp: 2023-09-18T17:56

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu