## **USDOT** (vector)

Dot Product vector form with unsigned and signed integers. This instruction performs the dot product of the four unsigned 8-bit integer values in each 32-bit element of the first source register with the four signed 8-bit integer values in the corresponding 32-bit element of the second source register. accumulating the result into the corresponding 32-bit element of the destination register.

From Armv8.2 to Armv8.5, this is an optional instruction. From Armv8.6 it is mandatory for implementations that include Advanced SIMD to support it. ID AA64ISAR1 EL1.I8MM indicates whether this instruction is supported.

## Vector (FEAT I8MM)

 $31\ 30\ 29\ 28\ 27\ 26\ 25\ 24\ 23\ 22\ 21\ 20\ 19\ 18\ 17\ 16\ 15\ 14\ 13\ 12\ 11\ 10\ 9\ 8\ 7\ 6\ 5\ 4\ 3\ 2\ 1\ 0$ 0 0 0 1 1 1 0 1 0 0 1 0 0 1 1 1 Rm Rn

```
USDOT <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>
```

```
if !IsFeatureImplemented(FEAT_I8MM) then UNDEFINED;
integer n = UInt(Rn);
integer m = UInt(Rm);
integer d = UInt(Rd);
constant integer datasize = 64 << UInt(Q);</pre>
integer elements = datasize DIV 32;
```

## **Assembler Symbols**

<Vd>

Is the name of the SIMD&FP third source and destination register, encoded in the "Rd" field.

<Ta>

Is an arrangement specifier, encoded in "Q":

| Q | <ta></ta> |
|---|-----------|
| 0 | 2S        |
| 1 | 4S        |

<Vn>

Is the name of the first SIMD&FP source register, encoded in the "Rn" field.

<Tb>

Is an arrangement specifier, encoded in "Q":

| Q | <tb></tb> |
|---|-----------|
| 0 | 8B        |
| 1 | 16B       |

<Vm>

Is the name of the second SIMD&FP source register, encoded in the "Rm" field.

## **Operation**

```
CheckFPAdvSIMDEnabled64();
bits(datasize) operand1 = V[n, datasize];
bits(datasize) operand2 = V[m, datasize];
bits(datasize) operand3 = V[d, datasize];
bits(datasize) result;

for e = 0 to elements-1
   bits(32) res = Elem[operand3, e, 32];
   for b = 0 to 3
        integer element1 = UInt(Elem[operand1, 4*e+b, 8]);
        integer element2 = SInt(Elem[operand2, 4*e+b, 8]);
        res = res + element1 * element2;
        Elem[result, e, 32] = res;
V[d, datasize] = result;
```

Internal version only: is a v33.64, AdvSIMD v29.12, pseudocode no\_diffs\_2023\_09\_RC2, sve v2023-06\_rel ; Build timestamp: 2023-09-18T17:56

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu