AArch64
Instructions

Index by Encoding

External Registers

# AMCFGR\_EL0, Activity Monitors Configuration Register

The AMCFGR EL0 characteristics are:

# **Purpose**

Global configuration register for the activity monitors.

Provides information on supported features, the number of counter groups implemented, the total number of activity monitor event counters implemented, and the size of the counters. AMCFGR\_EL0 is applicable to both the architected and the auxiliary counter groups.

# **Configuration**

AArch64 System register AMCFGR\_EL0 bits [31:0] are architecturally mapped to AArch32 System register <u>AMCFGR[31:0]</u>.

AArch64 System register AMCFGR\_EL0 bits [31:0] are architecturally mapped to External register <u>AMCFGR[31:0]</u>.

This register is present only when FEAT\_AMUv1 is implemented. Otherwise, direct accesses to AMCFGR EL0 are undefined.

## **Attributes**

AMCFGR\_EL0 is a 64-bit register.

# Field descriptions

 $63\,62\,61\,60\,59\,58\,57 \\ \phantom{6}55\,54\,53\,52\,51\,50\,49\,48\,47\,46\,45\,44\,43\,42\,41\,40\,39\,38\,37\,36\,35\,34\,33\,32$ 

| RESO RESO   |          |             |                               |              |   |     |   |   |   |   |        |
|-------------|----------|-------------|-------------------------------|--------------|---|-----|---|---|---|---|--------|
| NCG         | RES0     | <b>HDBG</b> | RAZ                           | SIZE         | N |     |   |   |   |   |        |
| 31 30 29 28 | 27 26 25 | 2/          | 23 22 21 20 10 18 17 16 15 14 | 13121110 0 8 | 7 | 6 5 | 1 | ٦ | 7 | 1 | $\Box$ |

#### Bits [63:32]

Reserved, res0.

## NCG, bits [31:28]

Defines the number of counter groups.

The number of implemented counter groups is [AMCFGR\_EL0.NCG + 1].

If the number of implemented auxiliary activity monitor event counters is zero, this field has a value of 0b0000. Otherwise, this field has a value of 0b0001.

This field has an implementation defined value.

Access to this field is **RO**.

## Bits [27:25]

Reserved, res0.

## **HDBG**, bit [24]

Halt-on-debug supported.

This feature must be supported, and so this bit is 0b1.

| HDBG | Meaning                      |
|------|------------------------------|
| 0b0  | AMCR_ELO.HDBG is res0.       |
| 0b1  | AMCR_ELO.HDBG is read/write. |

This field has an implementation defined value.

Access to this field is **RO**.

## Bits [23:14]

Reserved, RAZ.

## **SIZE, bits [13:8]**

Defines the size of activity monitor event counters.

The size of the activity monitor event counters implemented by the activity monitors Extension is [AMCFGR EL0.SIZE + 1].

#### Note

Software also uses this field to determine the spacing of counters in the memorymap. From Armv8, the counters are at doubleword-aligned addresses.

Reads as 0b111111.

Access to this field is **RO**.

## N, bits [7:0]

Defines the number of activity monitor event counters.

The total number of counters implemented in all groups by the Activity Monitors Extension is [AMCFGR EL0.N + 1].

This field has an implementation defined value.

Access to this field is **RO**.

# **Accessing AMCFGR EL0**

Accesses to this register use the following encodings in the System register encoding space:

# MRS <Xt>, AMCFGR EL0

| op0  | op1   | CRn    | CRm    | op2   |  |  |
|------|-------|--------|--------|-------|--|--|
| 0b11 | 0b011 | 0b1101 | 0b0010 | 0b001 |  |  |

```
if PSTATE.EL == ELO then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && CPTR EL3.TAM == '1' then
        UNDEFINED;
    elsif AMUSERENR_ELO.EN == '0' then
        if EL2Enabled() && HCR EL2.TGE == '1' then
            AArch64.SystemAccessTrap(EL2, 0x18);
        else
            AArch64.SystemAccessTrap(EL1, 0x18);
    elsif EL2Enabled() && CPTR_EL2.TAM == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && CPTR_EL3.TAM == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        X[t, 64] = AMCFGR\_EL0;
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && CPTR_EL3.TAM == '1' then
        UNDEFINED;
    elsif EL2Enabled() && CPTR EL2.TAM == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && CPTR_EL3.TAM == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
```

```
else
        X[t, 64] = AMCFGR EL0;
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && CPTR EL3.TAM == '1' then
        UNDEFINED;
    elsif HaveEL(EL3) && CPTR_EL3.TAM == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        X[t, 64] = AMCFGR\_EL0;
elsif PSTATE.EL == EL3 then
    X[t, 64] = AMCFGR\_EL0;
```

AArch32 Registers AArch64 Registers AArch32 Instructions AArch64 Instructions

Index by Encoding External Registers

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.