# AT S12E1W, Address Translate Stages 1 and 2 EL1 Write

The AT S12E1W characteristics are:

### **Purpose**

Performs stage 1 and 2 address translation, with permissions as if writing to the given virtual address from EL1, or from EL2 if the Effective value of  $\underline{\text{HCR\_EL2}}$ .{E2H, TGE} is {1, 1}, using the following translation regime:

- When EL2 is implemented and enabled in the Security state described by the current Effective value of SCR EL3.{NSE, NS}:
  - If <u>HCR\_EL2</u>.{E2H, TGE} is not {1, 1}, the EL1&0 translation regime, accessed from EL1.
  - If <u>HCR\_EL2</u>.{E2H, TGE} is {1, 1}, the EL2&0 translation regime, accessed from EL2.
- Otherwise, the EL1&0 translation regime, accessed from EL1.

When FEAT\_RME is implemented, if the Effective value of <u>SCR\_EL3</u>. {NSE, NS} is a reserved value, this instruction is undefined at EL3.

## **Configuration**

There are no configuration notes.

#### **Attributes**

AT S12E1W is a 64-bit System instruction.

## Field descriptions

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

Input address for translation
Input address for translation

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

#### Bits [63:0]

Input address for translation. The resulting address can be read from the <u>PAR\_EL1</u>.

If the address translation instructions are targeting a translation regime that is using AArch32, and so has a VA of only 32 bits, then VA[63:32] is res0.

#### **Executing AT S12E1W**

Accesses to this instruction use the following encodings in the System instruction encoding space:

# AT S12E1W, <Xt>

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b01 | 0b100 | 0b0111 | 0b1000 | 0b101 |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if EL2Enabled() && HCR_EL2.NV == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    else
        UNDEFINED;
elsif PSTATE.EL == EL2 then
    if HCR_EL2.<E2H, TGE> == '11' | HCR_EL2.<DC, VM>
== '00' then
        AArch64.AT(X[t, 64], TranslationStage_1,
EL1, ATAccess_Write);
    else
        AArch64.AT(X[t, 64], TranslationStage_12,
EL1, ATAccess_Write);
elsif PSTATE.EL == EL3 then
    if !EL2Enabled() then
        AArch64.AT(X[t, 64], TranslationStage_1,
EL1, ATAccess_Write);
    elsif EL2Enabled() && (HCR_EL2.<E2H,TGE> == '11'
| | HCR_EL2.<DC, VM> == '00') then
        AArch64.AT(X[t, 64], TranslationStage_1,
EL1, ATAccess_Write);
    else
        AArch64.AT(X[t, 64], TranslationStage_12,
EL1, ATAccess_Write);
```

AArch32 Registers AArch64 Registers AArch32 Instructions AArch64 Instructions Index by Encoding

External Registers

28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.