AArch64
Instructions

Index by Encoding External Registers

# CNTVOFF\_EL2, Counter-timer Virtual Offset Register

The CNTVOFF EL2 characteristics are:

#### **Purpose**

Holds the 64-bit virtual offset. This is the offset between the physical count value visible in <a href="Mailto:CNTYCT\_EL0">CNTYCT\_EL0</a>. and the virtual count value visible in <a href="CNTYCT\_EL0">CNTYCT\_EL0</a>.

#### **Configuration**

AArch64 System register CNTVOFF\_EL2 bits [63:0] are architecturally mapped to AArch32 System register CNTVOFF[63:0].

If EL2 is not implemented, this register is res0 from EL3 and the virtual counter uses a fixed virtual offset of zero.

#### Note

When EL2 is implemented and enabled in the current Security state, and is using AArch64, the virtual counter uses a fixed virtual offset of zero in the following situations:

- <u>HCR\_EL2</u>.E2H is 1, and <u>CNTVCT\_EL0</u> is read from EL2.
- <u>HCR\_EL2</u>.{E2H, TGE} is {1, 1}, and either:
  - <u>CNTVCT\_EL0</u> is read from EL0 or EL2.
  - CNTVCT is read from EL0.

#### **Attributes**

CNTVOFF\_EL2 is a 64-bit register.

### Field descriptions

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

Virtual offset
Virtual offset

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

#### Bits [63:0]

Virtual offset.

If the Generic counter is implemented at a size less than 64 bits, then this field is permitted to be implemented at the same width as the counter, and the upper bits are res0.

The value of this field is treated as zero-extended in all counter calculations.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

## **Accessing CNTVOFF\_EL2**

Accesses to this register use the following encodings in the System register encoding space:

## MRS <Xt>, CNTV0FF\_EL2

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b100 | 0b1110 | 0b0000 | 0b011 |

```
if PSTATE.EL == EL0 then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if EL2Enabled() && HCR_EL2.<NV2,NV> == '11' then
        X[t, 64] = NVMem[0x060];
    elsif EL2Enabled() && HCR_EL2.NV == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    else
        UNDEFINED;
elsif PSTATE.EL == EL2 then
        X[t, 64] = CNTVOFF_EL2;
elsif PSTATE.EL == EL3 then
        X[t, 64] = CNTVOFF_EL2;
```

# MSR CNTVOFF\_EL2, <Xt>

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b100 | 0b1110 | 0b0000 | 0b011 |

```
if PSTATE.EL == EL0 then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if EL2Enabled() && HCR_EL2.<NV2,NV> == '11' then
        NVMem[0x060] = X[t, 64];
    elsif EL2Enabled() && HCR_EL2.NV == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    else
        UNDEFINED;
elsif PSTATE.EL == EL2 then
        CNTVOFF_EL2 = X[t, 64];
elsif PSTATE.EL == EL3 then
        CNTVOFF_EL2 = X[t, 64];
```

AArch32 Registers AArch64 Registers

AArch32 Instructions AArch64 Instructions Index by Encoding External Registers

28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.