AArch64
Instructions

Index by Encoding

External Registers

# CPACR\_EL1, Architectural Feature Access Control Register

The CPACR EL1 characteristics are:

## **Purpose**

Controls access to trace, SME, Streaming SVE, SVE, and Advanced SIMD and floating-point functionality.

## **Configuration**

AArch64 System register CPACR\_EL1 bits [31:0] are architecturally mapped to AArch32 System register CPACR[31:0].

When EL2 is implemented and enabled in the current Security state and  $\underline{HCR\_EL2}$ .{E2H, TGE} == {1, 1}, the fields in this register have no effect on execution at EL0 and EL1. In this case, the controls provided by  $\underline{CPTR\_EL2}$  are used.

### **Attributes**

CPACR EL1 is a 64-bit register.

## Field descriptions

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

| 03 02 | 01           | -00        | 29.20 | 37 30 | <del>3334</del> | . 33 32  | 21 20 | 49 40 | 04/4043444342414039303/30333433332 |
|-------|--------------|------------|-------|-------|-----------------|----------|-------|-------|------------------------------------|
|       | RFS0         |            |       |       |                 |          |       |       |                                    |
|       | 11250        |            |       |       |                 |          |       |       |                                    |
| RESO  | <b>EOPOE</b> | $TT\Delta$ | RFSO  | SMF   | RFSC            | FPFN     | RFSO  | 7FN   | N RESO                             |
| ILLOG |              | 1 17       | ILCO  | SITIE | IL S            | <u> </u> | ILOU  | ZLIV  | TILESO                             |
| 31 30 | 20           | 28         | 2726  | 25 21 | 2222            | 21 20    | 10 12 | 1716  | 6151/1131211100 8 7 6 5 / 3 2 1 0  |

#### Bits [63:30]

Reserved, res0.

# EOPOE, bit [29] When FEAT\_S1POE is implemented:

Enable access to **POR ELO**.

Traps EL0 accesses to <u>POR\_EL0</u>, from AArch64 state only to EL1, or to EL2 when it is implemented and enabled in the current Security state and <u>HCR\_EL2</u>.TGE is 1. The exception is reported using ESR ELx.EC value  $0 \times 18$ .

| <b>EOPOE</b> | Meaning |  |
|--------------|---------|--|

| 0b0 | This control causes EL0 access                  |
|-----|-------------------------------------------------|
|     | to <a href="POR_EL0">POR_EL0</a> to be trapped. |
| 0b1 | This control does not cause any                 |
|     | instructions to be trapped.                     |

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Otherwise:

Reserved, res0.

#### TTA, bit [28]

Traps EL0 and EL1 System register accesses to all implemented trace registers from both Execution states to EL1, or to EL2 when it is implemented and enabled in the current Security state and <a href="https://example.com/html/>
HCR EL2.TGE">HCR EL2.TGE</a> is 1, as follows:

- In AArch64 state, accesses to trace registers are trapped, reported using ESR ELx.EC value 0x18.
- In AArch32 state, MRC and MCR accesses to trace registers are trapped, reported using ESR ELx.EC value 0x05.
- In AArch32 state, MRRC and MCRR accesses to trace registers are trapped, reported using ESR\_ELx.EC value 0x0C.

| TTA | Meaning                           |  |  |  |
|-----|-----------------------------------|--|--|--|
| 0d0 | This control does not cause any   |  |  |  |
|     | instructions to be trapped.       |  |  |  |
| 0b1 | This control causes EL0 and EL1   |  |  |  |
|     | System register accesses to all   |  |  |  |
|     | implemented trace registers to be |  |  |  |
|     | trapped.                          |  |  |  |

#### Note

• The ETMv4 architecture and ETE do not permit EL0 to access the trace registers. If the trace unit implements FEAT\_ETMv4 or FEAT\_ETE, EL0 accesses to the trace registers are undefined, and any resulting exception is higher priority than an exception that would be generated because the value of <a href="Mailto:CPACR\_EL1">CPACR\_EL1</a>.TTA is 1.

• The Arm architecture does not provide traps on trace register accesses through the optional memory-mapped interface.

System register accesses to the trace registers can have side-effects. When a System register access is trapped, any side-effects that are normally associated with the access do not occur before the exception is taken.

If System register access to the trace functionality is not implemented, this bit is res0.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Bits [27:26]

Reserved, res0.

# SMEN, bits [25:24] When FEAT SME is implemented:

Traps execution at EL1 and EL0 of SME instructions, SVE instructions when FEAT\_SVE is not implemented or the PE is in Streaming SVE mode, and instructions that directly access the <a href="SVCR">SVCR</a> or <a href="SMCR\_EL1">SMCR\_EL1</a> System registers to EL1, or to EL2 when EL2 is implemented and enabled in the current Security state and <a href="HCR\_EL2">HCR\_EL2</a>.TGE is 1.

When instructions that directly access the <u>SVCR</u> System register are trapped with reference to this control, the MSR SVCRSM, MSR SVCRZA, and MSR SVCRSMZA instructions are also trapped.

The exception is reported using ESR\_ELx.EC value of  $0 \times 1D$ , with an ISS code of  $0 \times 0000000$ .

This field does not affect whether Streaming SVE or SME register values are valid.

A trap taken as a result of CPACR\_EL1.SMEN has precedence over a trap taken as a result of CPACR\_EL1.FPEN.

| SMEN | Meaning                          |
|------|----------------------------------|
| 0b00 | This control causes execution of |
|      | these instructions at EL1 and    |
|      | EL0 to be trapped.               |

| 0b01 | This control causes execution of these instructions at EL0 to be trapped, but does not cause execution of any instructions at EL1 to be trapped. |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 0b10 | This control causes execution of these instructions at EL1 and EL0 to be trapped.                                                                |
| 0b11 | This control does not cause execution of any instructions to be trapped.                                                                         |

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Otherwise:

Reserved, res0.

#### Bits [23:22]

Reserved, res0.

#### FPEN, bits [21:20]

Traps execution at EL1 and EL0 of instructions that access the Advanced SIMD and floating-point registers from both Execution states to EL1, reported using ESR\_ELx.EC value  $0\times07$ , or to EL2 reported using ESR\_ELx.EC value  $0\times00$  when EL2 is implemented and enabled in the current Security state and <a href="https://linear.pc.edu/HCR\_EL2">HCR\_EL2</a>.TGE is 1, as follows:

- In AArch64 state, accesses to <u>FPCR</u>, <u>FPSR</u>, any of the SIMD and floating-point registers V0-V31, including their views as D0-D31 registers or S0-31 registers.
- In AArch32 state, <u>FPSCR</u>, and any of the SIMD and floating-point registers Q0-15, including their views as D0-D31 registers or S0-31 registers.

Traps execution at EL1 and EL0 of SME and SVE instructions to EL1, or to EL2 when EL2 is implemented and enabled for the current Security state and  $\underline{\text{HCR\_EL2}}$ .TGE is 1. The exception is reported using ESR ELx.EC value  $0 \times 07$ .

A trap taken as a result of CPACR\_EL1.SMEN has precedence over a trap taken as a result of CPACR\_EL1.FPEN.

A trap taken as a result of CPACR\_EL1.ZEN has precedence over a trap taken as a result of CPACR\_EL1.FPEN.

| FPEN | Meaning                          |
|------|----------------------------------|
| 0b00 | This control causes execution of |
|      | these instructions at EL1 and    |
|      | EL0 to be trapped.               |
| 0b01 | This control causes execution of |
|      | these instructions at ELO to be  |
|      | trapped, but does not cause      |
|      | execution of any instructions at |
|      | EL1 to be trapped.               |
| 0b10 | This control causes execution of |
|      | these instructions at EL1 and    |
|      | EL0 to be trapped.               |
| 0b11 | This control does not cause      |
|      | execution of any instructions to |
|      | be trapped.                      |

Writes to MVFR0, MVFR1, and MVFR2 from EL1 or higher are constrained unpredictable and whether these accesses can be trapped by this control depends on implemented constrained unpredictable behavior.

#### Note

- Attempts to write to the FPSID count as use of the registers for accesses from EL1 or higher.
- Accesses from EL0 to FPSID, MVFR0, MVFR1, MVFR2, and FPEXC are undefined, and any resulting exception is higher priority than an exception that would be generated because the value of CPACR\_EL1.FPEN is not 0b11.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Bits [19:18]

Reserved, res0.

# ZEN, bits [17:16] When FEAT\_SVE is implemented:

Traps execution at EL1 and EL0 of SVE instructions when the PE is not in Streaming SVE mode, and instructions that directly access the <a href="Mailto:ZCR\_EL1">ZCR\_EL1</a> System register to EL1, or to EL2 when EL2 is implemented and enabled in the current Security state and <a href="HCR\_EL2">HCR\_EL2</a>.TGE is 1.

The exception is reported using ESR ELx.EC value 0x19.

A trap taken as a result of CPACR\_EL1.ZEN has precedence over a trap taken as a result of CPACR\_EL1.FPEN.

| ZEN  | Meaning                             |
|------|-------------------------------------|
| 0b00 | This control causes execution of    |
|      | these instructions at EL1 and EL0   |
|      | to be trapped.                      |
| 0b01 | This control causes execution of    |
|      | these instructions at EL0 to be     |
|      | trapped, but does not cause         |
|      | execution of any instructions at    |
|      | EL1 to be trapped.                  |
| 0b10 | This control causes execution of    |
|      | these instructions at EL1 and EL0   |
|      | to be trapped.                      |
| 0b11 | This control does not cause         |
|      | execution of any instructions to be |
|      | trapped.                            |

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Otherwise:

Reserved, res0.

#### Bits [15:0]

Reserved, res0.

# Accessing CPACR\_EL1

When <u>HCR\_EL2</u>.E2H is 1, without explicit synchronization, access from EL3 using the mnemonic CPACR\_EL1 or CPACR\_EL12 are not guaranteed to be ordered with respect to accesses using the other mnemonic.

Accesses to this register use the following encodings in the System register encoding space:

# MRS <Xt>, CPACR\_EL1

|--|

0b11 | 0b000 | 0b0001 | 0b0000 | 0b010

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && CPTR EL3.TCPAC == '1' then
        UNDEFINED;
    elsif EL2Enabled() && CPTR EL2.TCPAC == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() &&
IsFeatureImplemented(FEAT_FGT) && (!HaveEL(EL3) | |
SCR_EL3.FGTEn == '1') && HFGRTR_EL2.CPACR_EL1 == '1'
then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && CPTR_EL3.TCPAC == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    elsif EL2Enabled() && HCR_EL2.<NV2,NV1,NV> ==
'111' then
        X[t, 64] = NVMem[0x100];
    else
        X[t, 64] = CPACR\_EL1;
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && CPTR EL3.TCPAC == '1' then
        UNDEFINED;
    elsif HaveEL(EL3) && CPTR_EL3.TCPAC == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    elsif HCR_EL2.E2H == '1' then
        X[t, 64] = CPTR\_EL2;
    else
        X[t, 64] = CPACR\_EL1;
elsif PSTATE.EL == EL3 then
    X[t, 64] = CPACR\_EL1;
```

# MSR CPACR\_EL1, <Xt>

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b000 | 0b0001 | 0b0000 | 0b010 |

```
if PSTATE.EL == EL0 then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
```

```
&& boolean IMPLEMENTATION DEFINED "EL3 trap priority
when SDD == '1'" && CPTR EL3.TCPAC == '1' then
        UNDEFINED:
    elsif EL2Enabled() && CPTR_EL2.TCPAC == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() &&
IsFeatureImplemented(FEAT_FGT) && (!HaveEL(EL3) | |
SCR_EL3.FGTEn == '1') && HFGWTR_EL2.CPACR_EL1 == '1'
then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && CPTR_EL3.TCPAC == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    elsif EL2Enabled() && HCR_EL2.<NV2,NV1,NV> ==
'111' then
        NVMem[0x100] = X[t, 64];
    else
        CPACR EL1 = X[t, 64];
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && CPTR_EL3.TCPAC == '1' then
        UNDEFINED;
    elsif HaveEL(EL3) && CPTR_EL3.TCPAC == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED:
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    elsif HCR EL2.E2H == '1' then
        CPTR\_EL2 = X[t, 64];
    else
        CPACR\_EL1 = X[t, 64];
elsif PSTATE.EL == EL3 then
    CPACR\_EL1 = X[t, 64];
```

# MRS <Xt>, CPACR\_EL12

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b101 | 0b0001 | 0b0000 | 0b010 |

```
if PSTATE.EL == EL0 then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if EL2Enabled() && HCR_EL2.<NV2,NV1,NV> == '101'
then
        X[t, 64] = NVMem[0x100];
    elsif EL2Enabled() && HCR_EL2.NV == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    else
        UNDEFINED;
elsif PSTATE.EL == EL2 then
```

```
if HCR EL2.E2H == '1' then
        if Halted() && HaveEL(EL3) && EDSCR.SDD ==
'1' && boolean IMPLEMENTATION_DEFINED "EL3 trap
priority when SDD == '1'" && CPTR_EL3.TCPAC == '1'
then
            UNDEFINED;
        elsif HaveEL(EL3) && CPTR_EL3.TCPAC == '1'
then
            if Halted() && EDSCR.SDD == '1' then
                UNDEFINED;
            else
                AArch64.SystemAccessTrap(EL3, 0x18);
        else
            X[t, 64] = CPACR\_EL1;
    else
        UNDEFINED;
elsif PSTATE.EL == EL3 then
    if EL2Enabled() && !ELUsingAArch32(EL2) &&
HCR EL2.E2H == '1' then
        X[t, 64] = CPACR EL1;
    else
        UNDEFINED;
```

# MSR CPACR\_EL12, <Xt>

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b101 | 0b0001 | 0b0000 | 0b010 |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if EL2Enabled() && HCR_EL2.<NV2, NV1, NV> == '101'
then
        NVMem[0x100] = X[t, 64];
    elsif EL2Enabled() && HCR_EL2.NV == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
        UNDEFINED;
elsif PSTATE.EL == EL2 then
    if HCR_EL2.E2H == '1' then
        if Halted() && HaveEL(EL3) && EDSCR.SDD ==
'1' && boolean IMPLEMENTATION_DEFINED "EL3 trap
priority when SDD == '1'" && CPTR_EL3.TCPAC == '1'
then
            UNDEFINED;
        elsif HaveEL(EL3) && CPTR_EL3.TCPAC == '1'
then
            if Halted() && EDSCR.SDD == '1' then
                UNDEFINED;
            else
                AArch64.SystemAccessTrap(EL3, 0x18);
        else
            CPACR\_EL1 = X[t, 64];
```

```
else
        UNDEFINED;
elsif PSTATE.EL == EL3 then
    if EL2Enabled() && !ELUsingAArch32(EL2) &&
HCR_EL2.E2H == '1' then
        CPACR_EL1 = X[t, 64];
else
        UNDEFINED;
```

AArch32 Registers AArch64 Registers AArch32 Instructions AArch64 Instructions Index by Encoding

External Registers

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright  $\hat{A}$  © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.