AArch64
Instructions

Index by Encoding

External Registers

# **DBGPRCR\_EL1, Debug Power Control Register**

The DBGPRCR EL1 characteristics are:

### **Purpose**

Controls behavior of the PE on powerdown request.

### **Configuration**

AArch64 System register DBGPRCR\_EL1 bits [31:0] are architecturally mapped to AArch32 System register DBGPRCR[31:0].

Bit [0] of this register is mapped to <u>EDPRCR</u>.CORENPDRQ, bit [0] of the external view of this register.

The other bits in these registers are not mapped to each other.

#### **Attributes**

DBGPRCR EL1 is a 64-bit register.

### Field descriptions

63626160595857565554535251504948474645444342414039383736353433 32

RESO

RESO

RESO

31302928272625242322212019181716151413121110 9 8 7 6 5 4 3 2 1 0

#### Bits [63:1]

Reserved, res0.

# CORENPDRQ, bit [0] When FEAT\_DoPD is implemented:

Core no powerdown request. Requests emulation of powerdown.

This request is typically passed to an external power controller. This means that whether a request causes power up is dependent on the implementation defined nature of the system. The power controller must not allow the Core power domain to switch off while this bit is 1.

| CORENPDRQ | Meaning |  |
|-----------|---------|--|
|           |         |  |

| 0b0 | If the system responds  |
|-----|-------------------------|
|     | to a powerdown          |
|     | request, it powers down |
|     | Core power domain.      |
| 0b1 | If the system responds  |
|     | to a powerdown          |
|     | request, it does not    |
|     | powerdown the Core      |
|     | power domain, but       |
|     | instead emulates a      |
|     | powerdown of that       |
|     | domain.                 |

In an implementation that includes the recommended external debug interface, this bit drives the DBGNOPWRDWN signal.

It is implementation defined whether this bit is reset to its Cold reset value on exit from an implementation defined software-visible retention state. For more information about retention states see 'Core power domain power states'.

#### Note

Writes to this bit are not prohibited by the implementation defined authentication interface. This means that a debugger can request emulation of powerdown regardless of whether invasive debug is permitted.

On a Cold reset, if the powerup request is implemented and the powerup request has been asserted, this field is set to an implementation defined choice of 0 or 1. If the powerup request is not asserted, this field is set to 0.

#### Otherwise:

Core no powerdown request. Requests emulation of powerdown.

This request is typically passed to an external power controller. This means that whether a request causes power up is dependent on the implementation defined nature of the system. The power controller must not allow the Core power domain to switch off while this bit is 1.

| CORENPDRQ | Meaning                 |
|-----------|-------------------------|
| 0b0       | If the system responds  |
|           | to a powerdown          |
|           | request, it powers down |
|           | Core power domain.      |

| 0b1 | If the system responds |
|-----|------------------------|
|     | to a powerdown         |
|     | request, it does not   |
|     | powerdown the Core     |
|     | power domain, but      |
|     | instead emulates a     |
|     | powerdown of that      |
|     | domain.                |

In an implementation that includes the recommended external debug interface, this bit drives the DBGNOPWRDWN signal.

It is implementation defined whether this bit is reset to the value of <u>EDPRCR</u>.COREPURQ on exit from an implementation defined software-visible retention state. For more information about retention states see 'Core power domain power states'.

#### **Note**

Writes to this bit are not prohibited by the implementation defined authentication interface. This means that a debugger can request emulation of powerdown regardless of whether invasive debug is permitted.

The reset behavior of this field is:

• On a Cold reset, this field resets to the value in EDPRCR.COREPURQ.

### Accessing DBGPRCR\_EL1

Accesses to this register use the following encodings in the System register encoding space:

# MRS <Xt>, DBGPRCR EL1

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b10 | 0b000 | 0b0001 | 0b0100 | 0b100 |

```
elsif EL2Enabled() &&
IsFeatureImplemented(FEAT FGT) && (!HaveEL(EL3) | |
SCR EL3.FGTEn == '1') && HDFGRTR EL2.DBGPRCR EL1 ==
'1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && MDCR EL2.<TDE, TDOSA> !=
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && MDCR_EL3.TDOSA == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
        X[t, 64] = DBGPRCR\_EL1;
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && MDCR EL3.TDOSA == '1' then
        UNDEFINED;
    elsif HaveEL(EL3) && MDCR EL3.TDOSA == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        X[t, 64] = DBGPRCR\_EL1;
elsif PSTATE.EL == EL3 then
    X[t, 64] = DBGPRCR EL1;
```

# MSR DBGPRCR\_EL1, <Xt>

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b10 | 0b000 | 0b0001 | 0b0100 | 0b100 |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && MDCR EL3.TDOSA == '1' then
        UNDEFINED;
    elsif EL2Enabled() &&
IsFeatureImplemented(FEAT_FGT) && (!HaveEL(EL3) | |
SCR_EL3.FGTEn == '1') && HDFGWTR_EL2.DBGPRCR_EL1 ==
'1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && MDCR_EL2.<TDE, TDOSA> !=
'00' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && MDCR_EL3.TDOSA == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
```

```
else
            AArch64.SystemAccessTrap(EL3, 0x18);
        DBGPRCR_EL1 = X[t, 64];
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && MDCR_EL3.TDOSA == '1' then
        UNDEFINED;
    elsif HaveEL(EL3) && MDCR EL3.TDOSA == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        DBGPRCR\_EL1 = X[t, 64];
elsif PSTATE.EL == EL3 then
    DBGPRCR_EL1 = X[t, 64];
```

AArch32 Registers AArch64 Registers AArch32 Instructions AArch64 Instructions

Index by Encoding

External Registers

28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.