# DC CIPAE, Data or unified Cache line Clean and Invalidate by PA to PoE

The DC CIPAE characteristics are:

## **Purpose**

Data or unified Cache line Clean and Invalidate by PA to PoE.

## **Configuration**

This instruction is present only when FEAT\_MEC is implemented. Otherwise, direct accesses to DC CIPAE are undefined.

#### **Attributes**

DC CIPAE is a 64-bit System instruction.

## Field descriptions

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

|      | , |      | RES0 |      |   |       |      |       |   |   |
|------|---|------|------|------|---|-------|------|-------|---|---|
|      |   |      | RES0 |      |   |       |      |       |   |   |
| <br> |   | <br> |      | <br> | _ | <br>_ | <br> | <br>_ | _ | _ |

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

#### Bits [63:0]

Reserved, res0.

## **Executing DC CIPAE**

Accesses to this instruction use the following encodings in the System instruction encoding space:

## DC CIPAE, <Xt>

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b01 | 0b100 | 0b0111 | 0b1110 | 0b000 |

```
if PSTATE.EL == EL0 then
     UNDEFINED;
elsif PSTATE.EL == EL1 then
```

AArch32 Registers AArch64 Registers

AArch32 Instructions AArch64
Instructions

Index by Encoding

External Registers

28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.