# ERXCTLR\_EL1, Selected Error Record Control Register

The ERXCTLR EL1 characteristics are:

#### **Purpose**

Accesses <u>ERR<n>CTLR</u> for the error record <n> selected by <u>ERRSELR EL1.SEL</u>.

#### **Configuration**

AArch64 System register ERXCTLR\_EL1 bits [31:0] are architecturally mapped to AArch32 System register <u>ERXCTLR[31:0]</u>.

AArch64 System register ERXCTLR\_EL1 bits [63:32] are architecturally mapped to AArch32 System register ERXCTLR2[31:0].

This register is present only when FEAT\_RAS is implemented. Otherwise, direct accesses to ERXCTLR\_EL1 are undefined.

#### **Attributes**

ERXCTLR EL1 is a 64-bit register.

### Field descriptions

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

| _ | <del></del> | <br>00. | <br> | <br> | , ,,, | <br> | <br> |    |    |                                                                                                  |    |    |    | <br> | <br> | <br> | <br><u> </u> | <br> |
|---|-------------|---------|------|------|-------|------|------|----|----|--------------------------------------------------------------------------------------------------|----|----|----|------|------|------|--------------|------|
|   |             |         |      |      |       |      |      | EI | RR | <n< th=""><th>&gt;(</th><th>TL</th><th>.R</th><th></th><th></th><th></th><th></th><th></th></n<> | >( | TL | .R |      |      |      |              |      |
| Ī |             |         |      |      |       |      |      | El | RR | <n< th=""><th>&gt;(</th><th>TL</th><th>.R</th><th></th><th></th><th></th><th></th><th></th></n<> | >( | TL | .R |      |      |      |              |      |

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

#### Bits [63:0]

ERXCTLR\_EL1 accesses <u>ERR<n>CTLR</u>, where <n> is the value in <u>ERRSELR\_EL1.SEL</u>.

#### Accessing ERXCTLR\_EL1

If <u>ERRIDR\_EL1</u>.NUM is 0x0000 or <u>ERRSELR\_EL1</u>.SEL is greater than or equal to <u>ERRIDR\_EL1</u>.NUM, then one of the following occurs:

- An unknown error record is selected.
- ERXCTLR EL1 is RAZ/WI.
- Direct reads and writes of ERXCTLR EL1 are NOPs.
- Direct reads and writes of ERXCTLR EL1 are undefined.

If <u>ERRSELR\_EL1</u>.SEL is not the index of the first error record owned by a node, then <u>ERR<n>CTLR</u> is not present, meaning reads and writes of ERXCTLR EL1 are res0.

Accesses to this register use the following encodings in the System register encoding space:

# MRS <Xt>, ERXCTLR EL1

| op0  | op1   | CRn    | CRm    | op2   |  |  |
|------|-------|--------|--------|-------|--|--|
| 0b11 | 0b000 | 0b0101 | 0b0100 | 0b001 |  |  |

```
if PSTATE.EL == ELO then
   UNDEFINED;
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && SCR_EL3.TERR == '1' then
        UNDEFINED;
    elsif EL2Enabled() && HCR_EL2.TERR == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() &&
IsFeatureImplemented(FEAT_FGT) && (!HaveEL(EL3) | |
SCR EL3.FGTEn == '1') && HFGRTR_EL2.ERXCTLR_EL1 ==
'1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && SCR_EL3.TERR == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        X[t, 64] = ERXCTLR\_EL1;
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && SCR_EL3.TERR == '1' then
        UNDEFINED;
    elsif HaveEL(EL3) && SCR_EL3.TERR == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
        X[t, 64] = ERXCTLR\_EL1;
elsif PSTATE.EL == EL3 then
    X[t, 64] = ERXCTLR\_EL1;
```

## MSR ERXCTLR EL1, <Xt>

| op0  | op1   | CRn    | CRm    | op2   |  |  |
|------|-------|--------|--------|-------|--|--|
| 0b11 | 0b000 | 0b0101 | 0b0100 | 0b001 |  |  |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && SCR_EL3.TERR == '1' then
        UNDEFINED;
    elsif Halted() && HaveEL(EL3) && EDSCR.SDD ==
'1' && boolean IMPLEMENTATION_DEFINED "EL3 trap
priority when SDD == '1'" && SCR EL3.TWERR == '1'
then
        UNDEFINED;
    elsif EL2Enabled() && HCR_EL2.TERR == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() &&
IsFeatureImplemented(FEAT_FGT) && (!HaveEL(EL3) | |
SCR_EL3.FGTEn == '1') && HFGWTR_EL2.ERXCTLR_EL1 ==
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && SCR_EL3.TERR == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    elsif HaveEL(EL3) && SCR_EL3.TWERR == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        ERXCTLR\_EL1 = X[t, 64];
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && SCR_EL3.TERR == '1' then
        UNDEFINED;
    elsif Halted() && HaveEL(EL3) && EDSCR.SDD ==
'1' && boolean IMPLEMENTATION_DEFINED "EL3 trap
priority when SDD == '1'" && SCR EL3.TWERR == '1'
then
        UNDEFINED;
    elsif HaveEL(EL3) && SCR_EL3.TERR == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    elsif HaveEL(EL3) && SCR_EL3.TWERR == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
```

AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.