# ICC\_CTLR\_EL1, Interrupt Controller Control Register (EL1)

The ICC CTLR EL1 characteristics are:

# **Purpose**

Controls aspects of the behavior of the GIC CPU interface and provides information about the features implemented.

# **Configuration**

This register is banked between ICC\_CTLR\_EL1 and ICC\_CTLR\_EL1\_S and ICC\_CTLR\_EL1\_NS.

AArch64 System register ICC\_CTLR\_EL1 bits [31:0] (ICC\_CTLR\_EL1\_S) are architecturally mapped to AArch32 System register ICC\_CTLR[31:0] (ICC\_CTLR\_S).

AArch64 System register ICC\_CTLR\_EL1 bits [31:0] (ICC\_CTLR\_EL1\_NS) are architecturally mapped to AArch32 System register ICC\_CTLR[31:0] (ICC\_CTLR\_NS).

This register is present only when FEAT\_GICv3 is implemented. Otherwise, direct accesses to ICC CTLR EL1 are undefined.

#### **Attributes**

ICC\_CTLR\_EL1 is a 64-bit register.

This register has the following instances:

- ICC CTLR EL1, when EL3 is not implemented
- ICC\_CTLR\_EL1\_S, when EL3 is implemented
- ICC\_CTLR\_EL1\_NS, when EL3 is implemented

# Field descriptions

|   | 636261605958575655545352                                                     | 51 | 50 | 49 48 | 47 | 46 | 454443 | 424140 | 39 | 38 | 3736353 | 4 | 33 | 32 |
|---|------------------------------------------------------------------------------|----|----|-------|----|----|--------|--------|----|----|---------|---|----|----|
|   | RES0                                                                         |    |    |       |    |    |        |        |    |    |         |   |    |    |
|   | RESO EXTRANGERSS RESO A 3 V SEIS ID bits PRIbits RESO PMHE RESO EO I MODE CI |    |    |       |    |    |        | CBP    |    |    |         |   |    |    |
| ľ | 313029282726252423222120                                                     | 19 | 18 | 17 16 | 15 | 14 | 131211 | 10 9 8 | 7  | 6  | 5 4 3 2 |   | 1  | 0  |

#### Bits [63:20]

Reserved, res0.

# ExtRange, bit [19]

Extended INTID range (read-only).

| ExtRange | Meaning                                                                                                                                            |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 0b0      | CPU interface does not support INTIDs in the range 10248191.                                                                                       |
|          | <ul> <li>Behavior is<br/>unpredictable if the IRI<br/>delivers an interrupt in<br/>the range 1024 to<br/>8191 to the CPU<br/>interface.</li> </ul> |
|          | Note Arm strongly recommends that the IRI is not configured to deliver interrupts in this range to a PE that does not support them.                |
| 0b1      | CPU interface supports INTIDs in the range 10248191                                                                                                |
|          | <ul> <li>All INTIDs in the range<br/>10248191 are treated<br/>as requiring<br/>deactivation.</li> </ul>                                            |

If EL3 is implemented, ICC\_CTLR\_EL1.ExtRange is an alias of  $\underline{ICC\_CTLR\_EL3}.ExtRange.$ 

## **RSS, bit [18]**

Range Selector Support. Possible values are:

| RSS | Meaning                             |  |  |  |
|-----|-------------------------------------|--|--|--|
| 0b0 | Targeted SGIs with affinity level 0 |  |  |  |
|     | values of 0 - 15 are supported.     |  |  |  |
| 0b1 | Targeted SGIs with affinity level 0 |  |  |  |
|     | values of 0 - 255 are supported.    |  |  |  |

This bit is read-only.

#### Bits [17:16]

Reserved, res0.

#### A3V, bit [15]

Affinity 3 Valid. Read-only and writes are ignored. Possible values are:

| A3V | Meaning                             |  |  |
|-----|-------------------------------------|--|--|
| 0b0 | The CPU interface logic only        |  |  |
|     | supports zero values of Affinity 3  |  |  |
|     | in SGI generation System            |  |  |
|     | registers.                          |  |  |
| 0b1 | The CPU interface logic supports    |  |  |
|     | nonzero values of Affinity 3 in SGI |  |  |
|     | generation System registers.        |  |  |

If EL3 is implemented, this bit is an alias of ICC CTLR EL3.A3V.

#### **SEIS, bit [14]**

SEI Support. Read-only and writes are ignored. Indicates whether the CPU interface supports local generation of SEIs:

| SEIS | Meaning                           |  |  |  |
|------|-----------------------------------|--|--|--|
| 0b0  | The CPU interface logic does not  |  |  |  |
|      | support local generation of SEIs. |  |  |  |
| 0b1  | The CPU interface logic supports  |  |  |  |
|      | local generation of SEIs.         |  |  |  |

If EL3 is implemented, this bit is an alias of ICC CTLR EL3.SEIS.

## IDbits, bits [13:11]

Identifier bits. Read-only and writes are ignored. The number of physical interrupt identifier bits supported:

| <b>IDbits</b> | Meaning  |
|---------------|----------|
| 0b000         | 16 bits. |
| 0b001         | 24 bits. |

All other values are reserved.

If EL3 is implemented, this field is an alias of ICC CTLR EL3. IDbits.

#### PRIbits, bits [10:8]

Priority bits. Read-only and writes are ignored. The number of priority bits implemented, minus one.

An implementation that supports two Security states must implement at least 32 levels of physical priority (5 priority bits).

An implementation that supports only a single Security state must implement at least 16 levels of physical priority (4 priority bits).

#### Note

This field always returns the number of priority bits implemented, regardless of the Security state of the access or the value of GICD CTLR.DS.

For physical accesses, this field determines the minimum value of ICC BPR0 EL1.

If EL3 is implemented, physical accesses return the value from ICC CTLR EL3.PRIbits.

If EL3 is not implemented, physical accesses return the value from this field.

#### Bit [7]

Reserved, res0.

#### PMHE, bit [6]

Priority Mask Hint Enable. Controls whether the priority mask register is used as a hint for interrupt distribution:

| PMHE | Meaning                            |
|------|------------------------------------|
| 0b0  | Disables use of <u>ICC_PMR_EL1</u> |
|      | as a hint for interrupt            |
|      | distribution.                      |
| 0b1  | Enables use of <u>ICC_PMR_EL1</u>  |
|      | as a hint for interrupt            |
|      | distribution.                      |

If EL3 is implemented, this bit is an alias of <a href="ICC\_CTLR\_EL3">ICC\_CTLR\_EL3</a>.PMHE. Whether this bit can be written as part of an access to this register depends on the value of <a href="GICD\_CTLR.DS">GICD\_CTLR.DS</a>:

- If <u>GICD\_CTLR</u>.DS == 0, this bit is read-only.
- If <u>GICD\_CTLR</u>.DS == 1, this bit is read/write.

If EL3 is not implemented, it is implementation defined whether this bit is read-only or read/write:

• If this bit is read-only, an implementation can choose to make this field RAZ/WI or RAO/WI.

• If this bit is read/write, it resets to zero.

#### Bits [5:2]

Reserved, res0.

#### EOImode, bit [1]

EOI mode for the current Security state. Controls whether a write to an End of Interrupt register also deactivates the interrupt:

| EOImode | Meaning                           |
|---------|-----------------------------------|
| 0b0     | ICC EOIRO EL1 and                 |
|         | ICC EOIR1 EL1 provide             |
|         | both priority drop and            |
|         | interrupt deactivation            |
|         | functionality. Accesses to        |
|         | <u>ICC_DIR_EL1</u> are            |
|         | unpredictable.                    |
| 0b1     | ICC_EOIR0_EL1 and                 |
|         | <u>ICC_EOIR1_EL1</u> provide      |
|         | priority drop functionality       |
|         | only. <u>ICC_DIR_EL1</u> provides |
|         | interrupt deactivation            |
|         | functionality.                    |

The Secure <u>ICC\_CTLR\_EL1</u>.EOImode is an alias of <u>ICC\_CTLR\_EL3</u>.EOImode EL1S.

The Non-secure <u>ICC\_CTLR\_EL1</u>.EOImode is an alias of <u>ICC\_CTLR\_EL3</u>.EOImode\_EL1NS

#### CBPR, bit [0]

Common Binary Point Register. Controls whether the same register is used for interrupt preemption of both Group 0 and Group 1 interrupts:

| CBPR | Meaning                         |  |  |  |  |  |
|------|---------------------------------|--|--|--|--|--|
| 0b0  | ICC_BPR0_EL1 determines the     |  |  |  |  |  |
|      | preemption group for Group 0    |  |  |  |  |  |
|      | interrupts only.                |  |  |  |  |  |
|      | ICC BPR1 EL1 determines the     |  |  |  |  |  |
|      | preemption group for Group 1    |  |  |  |  |  |
|      | interrupts.                     |  |  |  |  |  |
| 0b1  | ICC BPR0 EL1 determines the     |  |  |  |  |  |
|      | preemption group for both       |  |  |  |  |  |
|      | Group 0 and Group 1 interrupts. |  |  |  |  |  |

#### If EL3 is implemented:

- This bit is an alias of <u>ICC\_CTLR\_EL3</u>.CBPR\_EL1{S,NS} where S
  or NS corresponds to the current Security state.
- If GICD CTLR.DS == 0, this bit is read-only.
- If GICD CTLR.DS == 1, this bit is read/write.

If EL3 is not implemented, this bit is read/write.

The reset behavior of this field is:

 On a Warm reset, this field resets to an architecturally unknown value.

# Accessing ICC\_CTLR\_EL1

Accesses to this register use the following encodings in the System register encoding space:

# MRS <Xt>, ICC\_CTLR\_EL1

| op0 op1 |       | CRn    | CRm    | op2   |  |
|---------|-------|--------|--------|-------|--|
| 0b11    | 0b000 | 0b1100 | 0b1100 | 0b100 |  |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && SCR_EL3.<IRQ, FIQ> == '11' then
        UNDEFINED;
    elsif ICC_SRE_EL1.SRE == '0' then
        AArch64.SystemAccessTrap(EL1, 0x18);
    elsif EL2Enabled() && ICH_HCR_EL2.TC == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && HCR_EL2.FMO == '1' then
        X[t, 64] = ICV\_CTLR\_EL1;
    elsif EL2Enabled() && HCR_EL2.IMO == '1' then
        X[t, 64] = ICV\_CTLR\_EL1;
    elsif HaveEL(EL3) && SCR_EL3.<IRQ,FIQ> == '11'
then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    elsif HaveEL(EL3) then
        if SCR_EL3.NS == '0' then
            X[t, 64] = ICC\_CTLR\_EL1\_S;
        else
            X[t, 64] = ICC\_CTLR\_EL1\_NS;
    else
        X[t, 64] = ICC\_CTLR\_EL1;
```

```
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && SCR_EL3.<IRQ,FIQ> == '11' then
        UNDEFINED;
    elsif ICC_SRE_EL2.SRE == '0' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && SCR_EL3.<IRQ,FIQ> == '11'
then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    elsif HaveEL(EL3) then
        if SCR EL3.NS == '0' then
            X[t, 64] = ICC\_CTLR\_EL1\_S;
        else
            X[t, 64] = ICC\_CTLR\_EL1\_NS;
    else
        X[t, 64] = ICC CTLR EL1;
elsif PSTATE.EL == EL3 then
    if ICC_SRE_EL3.SRE == '0' then
        AArch64.SystemAccessTrap(EL3, 0x18);
    else
        if SCR_EL3.NS == '0' then
            X[t, 64] = ICC\_CTLR\_EL1\_S;
        else
            X[t, 64] = ICC CTLR EL1 NS;
```

# MSR ICC\_CTLR\_EL1, <Xt>

| op0 op1 |       | CRn    | CRm    | op2   |  |
|---------|-------|--------|--------|-------|--|
| 0b11    | 0b000 | 0b1100 | 0b1100 | 0b100 |  |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && SCR_EL3.<IRQ,FIQ> == '11' then
        UNDEFINED;
    elsif ICC_SRE_EL1.SRE == '0' then
        AArch64.SystemAccessTrap(EL1, 0x18);
    elsif EL2Enabled() && ICH_HCR_EL2.TC == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && HCR_EL2.FMO == '1' then
        ICV\_CTLR\_EL1 = X[t, 64];
    elsif EL2Enabled() && HCR EL2.IMO == '1' then
        ICV\_CTLR\_EL1 = X[t, 64];
    elsif HaveEL(EL3) && SCR_EL3.<IRQ,FIQ> == '11'
then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
```

```
else
             AArch64.SystemAccessTrap(EL3, 0x18);
    elsif HaveEL(EL3) then
   if SCR_EL3.NS == '0' then
             ICC\_CTLR\_EL1\_S = X[t, 64];
        else
             ICC CTLR EL1 NS = X[t, 64];
    else
         ICC\_CTLR\_EL1 = X[t, 64];
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && SCR_EL3.<IRQ,FIQ> == '11' then
        UNDEFINED;
    elsif ICC_SRE_EL2.SRE == '0' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && SCR_EL3.<IRQ,FIQ> == '11'
then
        if Halted() && EDSCR.SDD == '1' then
             UNDEFINED;
        else
             AArch64.SystemAccessTrap(EL3, 0x18);
    elsif HaveEL(EL3) then
   if SCR_EL3.NS == '0' then
             ICC\_CTLR\_EL1\_S = X[t, 64];
        else
             ICC\_CTLR\_EL1\_NS = X[t, 64];
    else
        ICC CTLR EL1 = X[t, 64];
elsif PSTATE.EL == EL3 then
    if ICC_SRE_EL3.SRE == '0' then
        AArch64.SystemAccessTrap(EL3, 0x18);
    else
        if SCR EL3.NS == '0' then
             ICC\_CTLR\_EL1\_S = X[t, 64];
        else
             ICC CTLR EL1 NS = X[t, 64];
```

AArch32 Registers AArch64 Registers AArch32 Instructions AArch64
Instructions

Index by Encoding

External Registers

28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.