AArch64
Instructions

Index by Encoding

External Registers

# ICC\_DIR\_EL1, Interrupt Controller Deactivate Interrupt Register

The ICC DIR EL1 characteristics are:

### **Purpose**

When interrupt priority drop is separated from interrupt deactivation, a write to this register deactivates the specified interrupt.

## **Configuration**

AArch64 System register ICC\_DIR\_EL1 performs the same function as AArch32 System register ICC\_DIR.

This register is present only when FEAT\_GICv3 is implemented. Otherwise, direct accesses to ICC DIR EL1 are undefined.

#### **Attributes**

ICC\_DIR\_EL1 is a 64-bit register.

### Field descriptions

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

| RES0                    |                                                               |  |  |  |  |  |
|-------------------------|---------------------------------------------------------------|--|--|--|--|--|
| RES0                    | INTID                                                         |  |  |  |  |  |
| 21 20 20 20 27 26 25 24 | 22 22 21 20 10 19 17 16 15 14 12 12 11 10 0 9 7 6 5 4 2 2 1 0 |  |  |  |  |  |

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

#### Bits [63:24]

Reserved, res0.

#### INTID, bits [23:0]

The INTID of the interrupt to be deactivated.

This field has either 16 or 24 bits implemented. The number of implemented bits can be found in <a href="ICC\_CTLR\_EL1">ICC\_CTLR\_EL1</a>. IDbits and <a href="ICC\_CTLR\_EL3">ICC\_CTLR\_EL3</a>. IDbits. If only 16 bits are implemented, bits [23:16] of this register are res0.

### Accessing ICC\_DIR\_EL1

There are two cases when writing to <a href="ICC\_DIR\_EL1">ICC\_DIR\_EL1</a> that were unpredictable for a corresponding GICv2 write to <a href="GICC\_DIR">GICC\_DIR</a>:

- When EOImode == 0. GICv3 implementations must ignore such writes. In systems supporting system error generation, an implementation might generate an SEI.
- When EOImode == 1 but no EOI has been issued. The interrupt will be de-activated by the Distributor, however the active priority in the CPU interface for the interrupt will remain set (because no EOI was issued).

Accesses to this register use the following encodings in the System register encoding space:

## MSR ICC\_DIR\_EL1, <Xt>

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b000 | 0b1100 | 0b1011 | 0b001 |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && SCR EL3.<IRQ, FIQ> == '11' then
        UNDEFINED;
    elsif ICC SRE EL1.SRE == '0' then
        AArch64.SystemAccessTrap(EL1, 0x18);
    elsif EL2Enabled() && ICH_HCR_EL2.TDIR == '1'
then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && ICH_HCR_EL2.TC == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && HCR_EL2.FMO == '1' then
        ICV_DIR_EL1 = X[t, 64];
    elsif EL2Enabled() && HCR_EL2.IMO == '1' then
        ICV_DIR_EL1 = X[t, 64];
    elsif HaveEL(EL3) && SCR_EL3.<IRQ,FIQ> == '11'
then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        ICC_DIR_EL1 = X[t, 64];
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && SCR_EL3.<IRQ,FIQ> == '11' then
        UNDEFINED;
```

AArch32 Registers AArch64 Registers

AArch32 Instructions AArch64 Instructions

Index by Encoding

External Registers

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.