AArch64 Instructions Index by Encoding

External Registers

# ICC\_EOIR1\_EL1, Interrupt Controller End Of Interrupt Register 1

The ICC EOIR1 EL1 characteristics are:

## **Purpose**

A PE writes to this register to inform the CPU interface that it has completed the processing of the specified Group 1 interrupt.

## **Configuration**

AArch64 System register ICC\_EOIR1\_EL1 performs the same function as AArch32 System register ICC\_EOIR1.

This register is present only when FEAT\_GICv3 is implemented. Otherwise, direct accesses to ICC\_EOIR1\_EL1 are undefined.

#### **Attributes**

ICC\_EOIR1\_EL1 is a 64-bit register.

# Field descriptions

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

| RES0                    |                                                               |  |  |  |  |  |
|-------------------------|---------------------------------------------------------------|--|--|--|--|--|
| RES0                    | INTID                                                         |  |  |  |  |  |
| 31 30 29 28 27 26 25 24 | 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |  |  |  |  |  |

Bits [63:24]

Reserved, res0.

#### INTID, bits [23:0]

The INTID from the corresponding ICC IAR1 EL1 access.

This field has either 16 or 24 bits implemented. The number of implemented bits can be found in <a href="ICC\_CTLR\_EL1">ICC\_CTLR\_EL1</a>. IDbits. If only 16 bits are implemented, bits [23:16] of this register are res0.

If the EOImode bit for the current Exception level and Security state is 0, a write to this register drops the priority for the interrupt, and also deactivates the interrupt.

If the EOImode bit for the current Exception level and Security state is 1, a write to this register only drops the priority for the interrupt. Software must write to <a href="ICC DIR EL1">ICC DIR EL1</a> to deactivate the interrupt.

The EOImode bit for the current Exception level and Security state is determined as follows:

- If EL3 is not implemented, the appropriate bit is ICC CTLR EL1.EOIMode.
- If EL3 is implemented and the software is executing at EL3, the appropriate bit is <a href="ICC CTLR EL3">ICC CTLR EL3</a>. EOImode EL3.
- If EL3 is implemented and the software is not executing at EL3, the bit depends on the current Security state:
  - If the software is executing in Secure state, the bit is ICC CTLR EL3.EOImode EL1S.
  - If the software is executing in Non-secure state, the bit is ICC CTLR EL3.EOImode EL1NS.

## **Accessing ICC EOIR1 EL1**

A write to this register must correspond to the most recent valid read by this PE from an Interrupt Acknowledge Register, and must correspond to the INTID that was read from <a href="ICC\_IAR1\_EL1">ICC\_IAR1\_EL1</a>, otherwise the system behavior is unpredictable. A valid read is a read that returns a valid INTID that is not a special INTID.

A write of a Special INTID is ignored. For more information, see 'Special INTIDs' in ARM® Generic Interrupt Controller Architecture Specification, GIC architecture version 3.0 and version 4.0 (ARM IHI 0069).

Accesses to this register use the following encodings in the System register encoding space:

# MSR ICC EOIR1 EL1, <Xt>

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b000 | 0b1100 | 0b1100 | 0b001 |

```
then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && HCR_EL2.IMO == '1' then
        ICV\_EOIR1\_EL1 = X[t, 64];
    elsif HaveEL(EL3) && SCR_EL3.IRQ == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        ICC EOIR1 EL1 = X[t, 64];
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION DEFINED "EL3 trap priority
when SDD == '1'" && SCR_EL3.IRQ == '1' then
        UNDEFINED;
    elsif ICC_SRE_EL2.SRE == '0' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && SCR_EL3.IRQ == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED:
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        ICC\_EOIR1\_EL1 = X[t, 64];
elsif PSTATE.EL == EL3 then
    if ICC_SRE_EL3.SRE == '0' then
        AArch64.SystemAccessTrap(EL3, 0x18);
    else
        ICC\_EOIR1\_EL1 = X[t, 64];
```

AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.