AArch32 Instructions AArch64
Instructions

Index by Encoding

External Registers

# ICC\_IGRPEN1\_EL1, Interrupt Controller Interrupt Group 1 Enable register

The ICC IGRPEN1 EL1 characteristics are:

### **Purpose**

Controls whether Group 1 interrupts are enabled for the current Security state.

### **Configuration**

This register is banked between ICC\_IGRPEN1\_EL1 and ICC IGRPEN1 EL1 S and ICC IGRPEN1 EL1 NS.

AArch64 System register ICC\_IGRPEN1\_EL1 bits [31:0] (ICC\_IGRPEN1\_EL1\_S) are architecturally mapped to AArch32 System register ICC\_IGRPEN1[31:0] (ICC\_IGRPEN1\_S).

AArch64 System register ICC\_IGRPEN1\_EL1 bits [31:0] (ICC\_IGRPEN1\_EL1\_NS) are architecturally mapped to AArch32 System register ICC\_IGRPEN1[31:0] (ICC\_IGRPEN1\_NS).

This register is present only when FEAT\_GICv3 is implemented. Otherwise, direct accesses to ICC\_IGRPEN1\_EL1 are undefined.

### **Attributes**

ICC\_IGRPEN1\_EL1 is a 64-bit register.

This register has the following instances:

- ICC IGRPEN1 EL1, when EL3 is not implemented
- ICC IGRPEN1 EL1 S, when EL3 is implemented
- ICC IGRPEN1 EL1 NS, when EL3 is implemented

### Field descriptions

 $63\,62\,61\,60\,59\,58\,57\,56\,55\,54\,53\,52\,51\,50\,49\,48\,47\,46\,45\,44\,43\,42\,41\,40\,39\,38\,37\,36\,35\,34\,33 \\ \qquad 32$ 

| 03 02 01 00 33 30 37 30 33 31 33 32 31 30 13 10 17 10 13 11 13 12 11 10 33 30 37 30 33 31 33 | 92      |
|----------------------------------------------------------------------------------------------|---------|
| DESO                                                                                         |         |
| NE30                                                                                         |         |
| RESO                                                                                         | Fnahla  |
| INESO                                                                                        | LITABLE |
| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1          | 0       |

#### Bits [63:1]

Reserved, res0.

#### Enable, bit [0]

Enables Group 1 interrupts for the current Security state.

| Enable | Meaning                         |
|--------|---------------------------------|
| 0b0    | Group 1 interrupts are disabled |
|        | for the current Security state. |
| 0b1    | Group 1 interrupts are enabled  |
|        | for the current Security state. |

Virtual accesses to this register update <u>ICH VMCR EL2</u>.VENG1.

#### If EL3 is present:

- The Secure <a href="ICC\_IGRPEN1\_EL1">ICC\_IGRPEN1\_EL1</a>. Enable bit is a read/write alias of the ICC IGRPEN1 EL3. EnableGrp1S bit.
- The Non-secure <u>ICC IGRPEN1 EL1</u>. Enable bit is a read/write alias of the <u>ICC IGRPEN1 EL3</u>. EnableGrp1NS bit.

If the highest priority pending interrupt for that PE is a Group 1 interrupt using 1 of N model, then the interrupt will target another PE as a result of the Enable bit changing from 1 to 0.

The reset behavior of this field is:

• On a Warm reset, this field resets to 0.

## Accessing ICC\_IGRPEN1\_EL1

Accesses to this register use the following encodings in the System register encoding space:

## MRS <Xt>, ICC\_IGRPEN1\_EL1

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b000 | 0b1100 | 0b1100 | 0b111 |

```
== '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && ICH HCR EL2.TALL1 == '1'
then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && HCR_EL2.IMO == '1' then
        X[t, 64] = ICV_IGRPEN1_EL1;
    elsif HaveEL(EL3) && SCR_EL3.IRQ == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    elsif HaveEL(EL3) then
        if SCR EL3.NS == '0' then
            X[t, 64] = ICC_IGRPEN1_EL1_S;
        else
            X[t, 64] = ICC_IGRPEN1_EL1_NS;
    else
        X[t, 64] = ICC_IGRPEN1_EL1;
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && SCR_EL3.IRQ == '1' then
        UNDEFINED;
    elsif ICC_SRE_EL2.SRE == '0' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && SCR_EL3.IRQ == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED:
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    elsif HaveEL(EL3) then
        if SCR\_EL3.NS == '0' then
            X[t, 64] = ICC_IGRPEN1_EL1_S;
        else
            X[t, 64] = ICC_IGRPEN1_EL1_NS;
    else
        X[t, 64] = ICC_IGRPEN1_EL1;
elsif PSTATE.EL == EL3 then
    if ICC_SRE_EL3.SRE == '0' then
        AArch64.SystemAccessTrap(EL3, 0x18);
        if SCR_EL3.NS == '0' then
            X[t, 64] = ICC_IGRPEN1_EL1_S;
        else
            X[t, 64] = ICC_IGRPEN1_EL1_NS;
```

## MSR ICC\_IGRPEN1\_EL1, <Xt>

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b000 | 0b1100 | 0b1100 | 0b111 |

```
UNDEFINED;
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && SCR EL3.IRQ == '1' then
        UNDEFINED;
    elsif ICC SRE EL1.SRE == '0' then
        AArch64.SystemAccessTrap(EL1, 0x18);
    elsif EL2Enabled() &&
IsFeatureImplemented(FEAT FGT) && (!HaveEL(EL3) | |
SCR EL3.FGTEn == '1') && HFGWTR EL2.ICC IGRPENn EL1
== '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && ICH HCR EL2.TALL1 == '1'
then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && HCR_EL2.IMO == '1' then
        ICV_IGRPEN1_EL1 = X[t, 64];
    elsif HaveEL(EL3) && SCR EL3.IRQ == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED:
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    elsif HaveEL(EL3) then
        if SCR_EL3.NS == '0' then
            ICC\_IGRPEN1\_EL1\_S = X[t, 64];
        else
            ICC IGRPEN1 EL1 NS = X[t, 64];
    else
        ICC IGRPEN1 EL1 = X[t, 64];
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && SCR_EL3.IRQ == '1' then
        UNDEFINED;
    elsif ICC_SRE_EL2.SRE == '0' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && SCR EL3.IRQ == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    elsif HaveEL(EL3) then
        if SCR\_EL3.NS == '0' then
            ICC\_IGRPEN1\_EL1\_S = X[t, 64];
        else
            ICC\_IGRPEN1\_EL1\_NS = X[t, 64];
    else
        ICC IGRPEN1_EL1 = X[t, 64];
elsif PSTATE.EL == EL3 then
    if ICC_SRE_EL3.SRE == '0' then
        AArch64.SystemAccessTrap(EL3, 0x18);
    else
        if SCR_EL3.NS == '0' then
            ICC_IGRPEN1_EL1_S = X[t, 64];
        else
            ICC\_IGRPEN1\_EL1\_NS = X[t, 64];
```

AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright  $\hat{A}$  © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.