AArch64
Instructions

Index by Encoding External Registers

# ICC\_RPR\_EL1, Interrupt Controller Running Priority Register

The ICC RPR EL1 characteristics are:

# **Purpose**

Indicates the Running priority of the CPU interface.

### **Configuration**

AArch64 System register ICC\_RPR\_EL1 performs the same function as AArch32 System register ICC\_RPR.

This register is present only when FEAT\_GICv3 is implemented. Otherwise, direct accesses to ICC\_RPR\_EL1 are undefined.

### **Attributes**

ICC RPR EL1 is a 64-bit register.

# Field descriptions

| 6  | 3 62     | 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 | 39 38 37 36 35 34 33 32 |
|----|----------|-------------------------------------------------------------------|-------------------------|
| NI | MINMI_NS |                                                                   |                         |
|    | •        | RES0                                                              | Priority                |
| 3  | 1 30     | 2928272625242322212019181716151413121110 9 8                      | 7 6 5 4 3 2 1 0         |

### NMI, bit [63] When FEAT GICv3 NMI is implemented:

Indicates whether the running priority is from a NMI.

| NMI |
|-----|
|-----|

When <u>GICD\_CTLR</u>.DS==1, there are no Active NMIs, or all Active NMIs have undergone priority drop.
When GICD\_CTLR.DS==0:

- For Non-secure and Realm reads, there are no Active Non-secure Group 1 NMIs, or all Active Non-secure Group 1 NMIs have undergone priority drop.
- For Secure and Root reads, there are no Active Secure Group 1 NMIs, or all Active Secure Group 1 NMIs have undergone priority drop.
- When <u>GICD\_CTLR</u>.DS==1, there is an Active NMI.
  When <u>GICD\_CTLR</u>.DS==0:
  - For Non-secure and Realm reads, there is an Active Non-secure Group 1 NMI.
  - For Secure and Root reads, there is an Active Secure Group 1 NMI.

### Otherwise:

Reserved, res0.

# NMI\_NS, bit [62] When FEAT GICv3\_NMI is implemented and EL3 is implemented:

Indicates whether the running priority is from a Non-secure NMI.

| NMI_NS | Meaning                       |
|--------|-------------------------------|
| 0b0    | There are no Active Non-      |
|        | secure Group 1 NMIs, or all   |
|        | Active Non-secure Group 1     |
|        | NMIs have undergone           |
|        | priority drop.                |
| 0b1    | There is an Active Non-secure |
|        | Group 1 NMI which has not     |
|        | undergone priority drop.      |

#### Otherwise:

Reserved, res0.

### Bits [61:8]

Reserved, res0.

### Priority, bits [7:0]

The current running priority on the CPU interface. This is the group priority of the current active interrupt.

The group priority of a Secure NMI, or NMI when GICD\_CTLR.DS is 1, is  $0\times00$ . The group priority of a Non-secure NMI is  $0\times80$ , saturated to  $0\times00$  for Non-secure reads.

If there are no active interrupts on the CPU interface, or all active interrupts have undergone a priority drop, the value returned is the Idle priority.

The priority returned is the group priority as if the BPR for the current Exception level and Security state was set to the minimum value of BPR for the number of implemented priority bits.

### **Note**

If 8 bits of priority are implemented the group priority is bits[7:1] of the priority.

# Accessing ICC\_RPR\_EL1

Software cannot determine the number of implemented priority bits from a read of this register.

Accesses to this register use the following encodings in the System register encoding space:

# MRS <Xt>, ICC\_RPR\_EL1

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b000 | 0b1100 | 0b1011 | 0b011 |

if PSTATE.EL == EL0 then
 UNDEFINED;
elsif PSTATE.EL == EL1 then

```
if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION DEFINED "EL3 trap priority
when SDD == '1'" && SCR_EL3.<IRQ,FIQ> == '11' then
        UNDEFINED;
    elsif ICC_SRE_EL1.SRE == '0' then
        AArch64.SystemAccessTrap(EL1, 0x18);
    elsif EL2Enabled() && ICH HCR EL2.TC == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && HCR_EL2.FMO == '1' then
        X[t, 64] = ICV_RPR_EL1;
    elsif EL2Enabled() && HCR_EL2.IMO == '1' then
        X[t, 64] = ICV_RPR_EL1;
    elsif HaveEL(EL3) && SCR EL3.<IRQ,FIQ> == '11'
then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        X[t, 64] = ICC RPR EL1;
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && SCR EL3.<IRQ, FIQ> == '11' then
        UNDEFINED;
    elsif ICC_SRE_EL2.SRE == '0' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && SCR EL3.<IRQ,FIQ> == '11'
then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        X[t, 64] = ICC RPR EL1;
elsif PSTATE.EL == EL3 then
    if ICC_SRE_EL3.SRE == '0' then
        AArch64.SystemAccessTrap(EL3, 0x18);
    else
        X[t, 64] = ICC_RPR_EL1;
```

AArch32 Registers AArch64 Registers AArch32 Instructions AArch64
Instructions

Index by Encoding External Registers

28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.