AArch64
Instructions

Index by Encoding

External Registers

# ICC\_SRE\_EL1, Interrupt Controller System Register Enable Register (EL1)

The ICC SRE EL1 characteristics are:

## **Purpose**

Controls whether the System register interface or the memory-mapped interface to the GIC CPU interface is used for EL1.

## **Configuration**

This register is banked between ICC\_SRE\_EL1 and ICC\_SRE\_EL1\_S and ICC\_SRE\_EL1\_NS.

AArch64 System register ICC\_SRE\_EL1 bits [31:0] (ICC\_SRE\_EL1\_S) are architecturally mapped to AArch32 System register <a href="ICC\_SRE[31:0]">ICC\_SRE[31:0]</a> (ICC SRE S).

AArch64 System register ICC\_SRE\_EL1 bits [31:0] (ICC\_SRE\_EL1\_NS) are architecturally mapped to AArch32 System register ICC\_SRE[31:0] (ICC\_SRE\_NS).

This register is present only when FEAT\_GICv3 is implemented. Otherwise, direct accesses to ICC\_SRE\_EL1 are undefined.

## **Attributes**

ICC\_SRE\_EL1 is a 64-bit register.

This register has the following instances:

- ICC SRE EL1, when EL3 is not implemented
- ICC\_SRE\_EL1\_S, when EL3 is implemented
- ICC\_SRE\_EL1\_NS, when EL3 is implemented

## Field descriptions

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

RESO DIB DFB SRE

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

#### Bits [63:3]

Reserved, res0.

### **DIB**, bit [2]

Disable IRQ bypass.

| DIB | Meaning              |
|-----|----------------------|
| 0d0 | IRQ bypass enabled.  |
| 0b1 | IRQ bypass disabled. |

If EL3 is implemented and  $\underline{GICD\_CTLR}$ .DS == 0, this field is a read-only alias of  $\underline{ICC\_SRE\_EL3}$ .DIB.

If EL3 is implemented and <u>GICD\_CTLR</u>.DS == 1, and EL2 is not implemented, this field is a read/write alias of <u>ICC\_SRE\_EL3</u>.DIB.

If EL3 is not implemented and EL2 is implemented, this field is a read-only alias of ICC SRE EL2.DIB.

If <u>GICD\_CTLR</u>.DS == 1 and EL2 is implemented, this field is a readonly alias of <u>ICC\_SRE\_EL2</u>.DIB.

In systems that do not support IRQ bypass, this field is RAO/WI.

The reset behavior of this field is:

• On a Warm reset, this field resets to 0.

#### **DFB**, bit [1]

Disable FIQ bypass.

| DFB | Meaning              |
|-----|----------------------|
| 0d0 | FIQ bypass enabled.  |
| 0b1 | FIQ bypass disabled. |

If EL3 is implemented and  $\underline{GICD\_CTLR}$ .DS == 0, this field is a read-only alias of ICC SRE EL3.DFB.

If EL3 is implemented and <u>GICD\_CTLR</u>.DS == 1, and EL2 is not implemented, this field is a read/write alias of ICC\_SRE\_EL3.DFB.

If EL3 is not implemented and EL2 is implemented, this field is a read-only alias of ICC SRE EL2.DFB.

If <u>GICD\_CTLR</u>.DS == 1 and EL2 is implemented, this field is a readonly alias of <u>ICC\_SRE\_EL2</u>.DFB.

In systems that do not support FIQ bypass, this field is RAO/WI.

The reset behavior of this field is:

• On a Warm reset, this field resets to 0.

#### SRE, bit [0]

System Register Enable.

| SRE | Meaning                                                                                                                        |
|-----|--------------------------------------------------------------------------------------------------------------------------------|
| 0b0 | The memory-mapped interface must be used. Access at EL1 to any ICC_* System register other than ICC_SRE_EL1 is trapped to EL1. |
| 0b1 | The System register interface for the current Security state is enabled.                                                       |

If software changes this bit from 1 to 0 in the Secure instance of this register, the results are unpredictable.

If an implementation supports only a System register interface to the GIC CPU interface, this bit is RAO/WI.

If EL3 is implemented and <u>ICC\_SRE\_EL3</u>.SRE==0 the Secure copy of this bit is RAZ/WI. If <u>ICC\_SRE\_EL3</u>.SRE is changed from zero to one, the Secure copy of this bit becomes unknown.

If EL2 is implemented and <u>ICC\_SRE\_EL2</u>.SRE==0 the Non-secure copy of this bit is RAZ/WI. If <u>ICC\_SRE\_EL2</u>.SRE is changed from zero to one, the Non-secure copy of this bit becomes unknown.

If EL3 is implemented and <a href="ICC\_SRE\_EL3">ICC\_SRE\_EL3</a>. SRE == 0 the Non-secure copy of this bit is RAZ/WI. If <a href="ICC\_SRE\_EL3">ICC\_SRE\_EL3</a>. SRE is changed from zero to one, the Non-secure copy of this bit becomes unknown.

If Realm Management Extension is implemented, this field is RAO/WI.

GICv3 implementations that do not require GICv2 compatibility might choose to make this bit RAO/WI. The following options are supported:

- The Non-secure copy of <a href="ICC\_SRE\_EL1">ICC\_SRE\_EL2</a>. SRE is also RAO/WI. This means all Non-secure software, including VMs using only virtual interrupts, must access the GIC using System registers.
- The Secure copy of <u>ICC\_SRE\_EL1</u>.SRE can be RAO/WI if <u>ICC\_SRE\_EL3</u>.SRE and <u>ICC\_SRE\_EL2</u>.SRE are also RAO/WI. This means that all Secure software must access the GIC using System registers and all Non-secure accesses to registers for physical interrupts must use System registers.

#### Note

A VM using only virtual interrupts might still use memory-mapped access if the Non-secure copy of <a href="ICC\_SRE\_EL1">ICC\_SRE\_EL1</a>. SRE is not RAO/WI.

The reset behavior of this field is:

• On a Warm reset, this field resets to 0.

## Accessing ICC\_SRE\_EL1

Execution with <a href="ICC\_SRE\_EL1">ICC\_SRE\_EL1</a>. SRE set to 0 might make some System registers unknown.

Accesses to this register use the following encodings in the System register encoding space:

# MRS <Xt>, ICC\_SRE\_EL1

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b000 | 0b1100 | 0b1100 | 0b101 |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && ICC_SRE_EL3.Enable == '0' then
        UNDEFINED;
    elsif EL2Enabled() && ICC_SRE_EL2.Enable == '0'
then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && ICC_SRE_EL3.Enable == '0'
then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    elsif HaveEL(EL3) then
        if SCR_EL3.NS == '0' then
            X[t, 64] = ICC\_SRE\_EL1\_S;
        else
            X[t, 64] = ICC\_SRE\_EL1\_NS;
        X[t, 64] = ICC\_SRE\_EL1;
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && ICC_SRE_EL3.Enable == '0' then
        UNDEFINED;
    elsif HaveEL(EL3) && ICC_SRE_EL3.Enable == '0'
```

```
then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    elsif HaveEL(EL3) then
        if SCR EL3.NS == '0' then
            X[t, 64] = ICC\_SRE\_EL1\_S;
        else
            X[t, 64] = ICC_SRE_EL1_NS;
    else
        X[t, 64] = ICC\_SRE\_EL1;
elsif PSTATE.EL == EL3 then
    if SCR EL3.NS == '0' then
        X[t, 64] = ICC\_SRE\_EL1\_S;
    else
        X[t, 64] = ICC\_SRE\_EL1\_NS;
```

## MSR ICC\_SRE\_EL1, <Xt>

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b000 | 0b1100 | 0b1100 | 0b101 |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && ICC_SRE_EL3.Enable == '0' then
        UNDEFINED;
    elsif EL2Enabled() && ICC_SRE_EL2.Enable == '0'
then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && ICC_SRE_EL3.Enable == '0'
then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    elsif HaveEL(EL3) then
        if SCR EL3.NS == '0' then
            ICC\_SRE\_EL1\_S = X[t, 64];
        else
            ICC\_SRE\_EL1\_NS = X[t, 64];
    else
        ICC\_SRE\_EL1 = X[t, 64];
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && ICC_SRE_EL3.Enable == '0' then
        UNDEFINED;
    elsif HaveEL(EL3) && ICC_SRE_EL3.Enable == '0'
then
```

AArch32 Registers AArch64 Registers AArch32 Instructions AArch64 Instructions Index by Encoding External Registers

28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.