AArch64
Instructions

Index by Encoding

External Registers

# ICH\_VMCR\_EL2, Interrupt Controller Virtual Machine Control Register

The ICH VMCR EL2 characteristics are:

### **Purpose**

Enables the hypervisor to save and restore the virtual machine view of the GIC state.

### **Configuration**

AArch64 System register ICH\_VMCR\_EL2 bits [31:0] are architecturally mapped to AArch32 System register ICH\_VMCR[31:0].

This register is present only when FEAT\_GICv3 is implemented and (EL2 is implemented or EL3 is implemented). Otherwise, direct accesses to ICH\_VMCR\_EL2 are undefined.

If EL2 is not implemented, this register is res0 from EL3.

This register has no effect if EL2 is not enabled in the current Security state.

### **Attributes**

ICH VMCR EL2 is a 64-bit register.

### Field descriptions

| 6362616059585756555453 | 52515049 | 948474645444342 | 41    | 40393837 | 36           | 35     | 34      | 33    | 32    |
|------------------------|----------|-----------------|-------|----------|--------------|--------|---------|-------|-------|
|                        |          | R               | ES0   |          |              |        |         |       |       |
| VPMR VBPRO             | VBPR1    | RES0            | VEOIM | RES0     | <b>VCBPR</b> | VFIQEn | VAckCtl | VENG1 | VENG0 |
| 3130292827262524232221 | 20191817 | 716151413121110 | 9     | 8 7 6 5  | 4            | 3      | 2       | 1     | 0     |

#### Bits [63:32]

Reserved, res0.

#### **VPMR**, bits [31:24]

Virtual Priority Mask. The priority mask level for the virtual CPU interface. If the priority of a pending virtual interrupt is higher than the value indicated by this field, the interface signals the virtual interrupt to the PE.

This field is an alias of ICV PMR EL1. Priority.

#### **VBPR0**, bits [23:21]

Virtual Binary Point Register, Group 0. Defines the point at which the priority value fields split into two parts, the group priority field and the subpriority field. The group priority field determines Group 0 interrupt preemption, and also determines Group 1 interrupt preemption if ICH VMCR EL2.VCBPR == 1.

This field is an alias of <a href="ICV\_BPR0\_EL1">ICV\_BPR0\_EL1</a>. BinaryPoint.

The minimum value of this field is determined by <a href="ICH\_VTR\_EL2">ICH\_VTR\_EL2</a>. PREbits. An attempt to program the binary point field to a value less than the minimum value sets the field to the minimum value.

#### **VBPR1**, bits [20:18]

Virtual Binary Point Register, Group 1. Defines the point at which the priority value fields split into two parts, the group priority field and the subpriority field. The group priority field determines Group 1 interrupt preemption if <u>ICH VMCR EL2</u>.VCBPR == 0.

This field is an alias of ICV BPR1 EL1.BinaryPoint.

This field is always accessible to EL2 accesses, regardless of the setting of the ICH VMCR EL2.VCBPR field.

For Non-secure writes, the minimum value of this field is the minimum value of ICH VMCR EL2.VBPR0 plus one.

For Secure writes, the minimum value of this field is the minimum value of ICH VMCR EL2.VBPR0.

An attempt to program the binary point field to a value less than the minimum value sets the field to the minimum value.

#### Bits [17:10]

Reserved, res0.

#### VEOIM, bit [9]

Virtual EOI mode. Controls whether a write to an End of Interrupt register also deactivates the virtual interrupt:

| VEOIM | Meaning |  |
|-------|---------|--|
|       |         |  |

| 0b0 | ICV_EOIR0_EL1 and                     |
|-----|---------------------------------------|
|     | <pre>ICV_EOIR1_EL1 provide both</pre> |
|     | priority drop and interrupt           |
|     | deactivation functionality.           |
|     | Accesses to ICV DIR EL1 are           |
|     | unpredictable.                        |
| 0b1 | ICV EOIR0 EL1 and                     |
|     | ICV EOIR1 EL1 provide                 |
|     | priority drop functionality only.     |
|     | ICV DIR EL1 provides                  |
|     | interrupt deactivation                |
|     | functionality.                        |
|     | runctionanty.                         |

This bit is an alias of ICV CTLR EL1. EOI mode.

#### Bits [8:5]

Reserved, res0.

### VCBPR, bit [4]

Virtual Common Binary Point Register. Possible values of this bit are:

| VCBPR | Meaning                                                 |
|-------|---------------------------------------------------------|
| 0b0   | ICV_BPR1_EL1 determines the                             |
|       | preemption group for virtual                            |
|       | Group 1 interrupts.                                     |
| 0b1   | Reads of <a href="ICV_BPR1_EL1">ICV_BPR1_EL1</a> return |
|       | <u>ICV_BPR0_EL1</u> plus one,                           |
|       | saturated to 0b111. Writes to                           |
|       | ICV_BPR1_EL1 are ignored.                               |

This field is an alias of ICV CTLR EL1.CBPR.

#### VFIQEn, bit [3]

Virtual FIQ enable. Possible values of this bit are:

| VFIQEn | Meaning                        |
|--------|--------------------------------|
| 0b0    | Group 0 virtual interrupts are |
|        | presented as virtual IRQs.     |
| 0b1    | Group 0 virtual interrupts are |
|        | presented as virtual FIQs.     |

This bit is an alias of GICV CTLR.FIQEn.

In implementations where the Non-secure copy of <a href="ICC\_SRE\_EL1">ICC\_SRE\_EL1</a>. SRE is always 1, this bit is res1.

#### VAckCtl, bit [2]

Virtual AckCtl. Possible values of this bit are:

| VAckCtl | Meaning                         |
|---------|---------------------------------|
| 0b0     | If the highest priority pending |
|         | interrupt is Group 1, a read of |
|         | GICV IAR or GICV HPPIR          |
|         | returns an INTID of 1022.       |
| 0b1     | If the highest priority pending |
|         | interrupt is Group 1, a read of |
|         | GICV IAR or GICV HPPIR          |
|         | returns the INTID of the        |
|         | corresponding interrupt.        |

This bit is an alias of GICV CTLR.AckCtl.

This field is supported for backwards compatibility with GICv2. Arm deprecates the use of this field.

In implementations where the Non-secure copy of ICC SRE EL1.SRE is always 1, this bit is res0.

#### VENG1, bit [1]

Virtual Group 1 interrupt enable. Possible values of this bit are:

| VENG1 | Meaning                                  |
|-------|------------------------------------------|
| 0b0   | Virtual Group 1 interrupts are disabled. |
| 0b1   | Virtual Group 1 interrupts are enabled.  |

This bit is an alias of ICV IGRPEN1 EL1. Enable.

#### VENGO, bit [0]

Virtual Group 0 interrupt enable. Possible values of this bit are:

| VENG0 | Meaning                                  |
|-------|------------------------------------------|
| 0b0   | Virtual Group 0 interrupts are disabled. |
| 0b1   | Virtual Group 0 interrupts are enabled.  |

This bit is an alias of ICV IGRPENO EL1. Enable.

### **Accessing ICH VMCR EL2**

When EL2 is using System register access, EL1 using either System register or memory-mapped access must be supported.

Accesses to this register use the following encodings in the System register encoding space:

## MRS <Xt>, ICH\_VMCR\_EL2

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b100 | 0b1100 | 0b1011 | 0b111 |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if EL2Enabled() && HCR_EL2.<NV2,NV> == '11' then
        X[t, 64] = NVMem[0x4C8];
    elsif EL2Enabled() && HCR_EL2.NV == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
        UNDEFINED;
elsif PSTATE.EL == EL2 then
    if ICC_SRE_EL2.SRE == '0' then
        AArch64.SystemAccessTrap(EL2, 0x18);
        X[t, 64] = ICH_VMCR_EL2;
elsif PSTATE.EL == EL3 then
    if ICC_SRE_EL3.SRE == '0' then
        AArch64.SystemAccessTrap(EL3, 0x18);
    else
        X[t, 64] = ICH_VMCR_EL2;
```

## MSR ICH VMCR EL2, <Xt>

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b100 | 0b1100 | 0b1011 | 0b111 |

```
if PSTATE.EL == EL0 then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if EL2Enabled() && HCR_EL2.<NV2,NV> == '11' then
        NVMem[0x4C8] = X[t, 64];
    elsif EL2Enabled() && HCR_EL2.NV == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    else
        UNDEFINED;
elsif PSTATE.EL == EL2 then
    if ICC_SRE_EL2.SRE == '0' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    else
        ICH_VMCR_EL2 = X[t, 64];
```

```
elsif PSTATE.EL == EL3 then
  if ICC_SRE_EL3.SRE == '0' then
         AArch64.SystemAccessTrap(EL3, 0x18);
else
         ICH_VMCR_EL2 = X[t, 64];
```

AArch32 Registers AArch64 Registers AArch32 Instructions AArch64 Instructions Index by Encoding

External Registers

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.