# ID\_AA64AFR0\_EL1, AArch64 Auxiliary Feature Register 0

The ID AA64AFR0 EL1 characteristics are:

### **Purpose**

Provides information about the implementation defined features of the PE in AArch64 state.

For general information about the interpretation of the ID registers, see 'Principles of the ID scheme for fields in ID registers'.

## **Configuration**

There are no configuration notes.

### **Attributes**

ID AA64AFR0 EL1 is a 64-bit register.

## Field descriptions

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 RESO

#### Bits [63:32]

Reserved, res0.

#### **IMPLEMENTATION DEFINED, bits [31:28]**

implementation defined.

#### **IMPLEMENTATION DEFINED, bits [27:24]**

implementation defined.

#### **IMPLEMENTATION DEFINED, bits [23:20]**

implementation defined.

#### **IMPLEMENTATION DEFINED, bits [19:16]**

implementation defined.

### **IMPLEMENTATION DEFINED, bits [15:12]**

implementation defined.

#### **IMPLEMENTATION DEFINED, bits [11:8]**

implementation defined.

#### **IMPLEMENTATION DEFINED, bits [7:4]**

implementation defined.

#### **IMPLEMENTATION DEFINED, bits [3:0]**

implementation defined.

### Accessing ID AA64AFR0 EL1

Accesses to this register use the following encodings in the System register encoding space:

# MRS <Xt>, ID AA64AFR0 EL1

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b000 | 0b0000 | 0b0101 | 0b100 |

```
if PSTATE.EL == ELO then
    if IsFeatureImplemented(FEAT IDST) then
        if EL2Enabled() && HCR_EL2.TGE == '1' then
            AArch64.SystemAccessTrap(EL2, 0x18);
        else
            AArch64.SystemAccessTrap(EL1, 0x18);
    else
        UNDEFINED;
elsif PSTATE.EL == EL1 then
    if EL2Enabled() && HCR_EL2.TID3 == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    else
        X[t, 64] = ID_AA64AFR0_EL1;
elsif PSTATE.EL == EL2 then
    X[t, 64] = ID_AA64AFR0_EL1;
elsif PSTATE.EL == EL3 then
   X[t, 64] = ID\_AA64AFR0\_EL1;
```

AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright  $\hat{A}$  © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.