# ID\_MMFR0\_EL1, AArch32 Memory Model Feature Register 0

The ID MMFR0 EL1 characteristics are:

# **Purpose**

Provides information about the implemented memory model and memory management support in AArch32 state.

For general information about the interpretation of the ID registers see 'Principles of the ID scheme for fields in ID registers'.

# **Configuration**

AArch64 System register ID\_MMFR0\_EL1 bits [31:0] are architecturally mapped to AArch32 System register ID\_MMFR0[31:0].

# **Attributes**

ID\_MMFR0\_EL1 is a 64-bit register.

# Field descriptions

# When AArch32 is supported:

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

| RES0        |             |             |             |             |           |         |         |
|-------------|-------------|-------------|-------------|-------------|-----------|---------|---------|
| InnerShr    | FCSE        | AuxReg      | TCM         | ShareLvl    | OuterShr  | PMSA    | VMSA    |
| 31 30 29 28 | 27 26 25 24 | 23 22 21 20 | 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 4 | 3 2 1 0 |

#### Bits [63:32]

Reserved, res0.

# InnerShr, bits [31:28]

Innermost Shareability. Indicates the innermost shareability domain implemented. Defined values are:

| InnerShr | Meaning                   |
|----------|---------------------------|
| 000000   | Implemented as Non-       |
|          | cacheable.                |
| 0b0001   | Implemented with hardware |
|          | coherency support.        |

All other values are reserved.

From Armv8 the permitted values are 0b0000, 0b0001, and 0b1111.

This field is valid only if the implementation supports two levels of shareability, as indicated by ID\_MMFR0\_EL1.ShareLvl having the value <code>0b0001</code>.

When ID\_MMFR0\_EL1.ShareLvl is zero, this field is unknown.

# FCSE, bits [27:24]

Indicates whether the implementation includes the FCSE. Defined values are:

| FCSE   | Meaning           |
|--------|-------------------|
| 0b0000 | Not supported.    |
| 0b0001 | Support for FCSE. |

All other values are reserved.

From Armv8 the only permitted value is 0b0000.

## AuxReg, bits [23:20]

Auxiliary Registers. Indicates support for Auxiliary registers. Defined values are:

| AuxReg | Meaning                                                                                                                 |
|--------|-------------------------------------------------------------------------------------------------------------------------|
| 0000d0 | None supported.                                                                                                         |
| 0b0001 | Support for Auxiliary Control<br>Register only.                                                                         |
| 0b0010 | Support for Auxiliary Fault<br>Status Registers ( <u>AIFSR</u> and<br><u>ADFSR</u> ) and Auxiliary Control<br>Register. |

All other values are reserved.

From Armv8 the only permitted value is 0b0010.

#### **Note**

Accesses to unimplemented Auxiliary registers are undefined.

## TCM, bits [19:16]

Indicates support for TCMs and associated DMAs. Defined values are:

| TCM    | Meaning                                        |
|--------|------------------------------------------------|
| 0b0000 | Not supported.                                 |
| 0b0001 | Support is implementation defined.             |
| 0b0010 | Support for TCM only, Armv6 implementation.    |
| 0b0011 | Support for TCM and DMA, Armv6 implementation. |

All other values are reserved.

In Armv8-A the only permitted value is 0b0000.

# ShareLvI, bits [15:12]

Shareability Levels. Indicates the number of shareability levels implemented. Defined values are:

| ShareLvl | Meaning                    |
|----------|----------------------------|
| 0b0000   | One level of shareability  |
|          | implemented.               |
| 0b0001   | Two levels of shareability |
|          | implemented.               |

All other values are reserved.

From Armv8 the only permitted value is 0b0001.

### OuterShr, bits [11:8]

Outermost Shareability. Indicates the outermost shareability domain implemented. Defined values are:

| OuterShr | Meaning                                      |  |  |
|----------|----------------------------------------------|--|--|
| 0b0000   | Implemented as Non-<br>cacheable.            |  |  |
| 0b0001   | Implemented with hardware coherency support. |  |  |
| 0b1111   | Shareability ignored.                        |  |  |

All other values are reserved.

From Armv8 the permitted values are 0b0000, 0b0001, and 0b1111.

## **PMSA**, bits [7:4]

Indicates support for a PMSA. Defined values are:

| PMSA   | Meaning                                                                   |
|--------|---------------------------------------------------------------------------|
| 000000 | Not supported.                                                            |
| 0b0001 | Support for implementation defined PMSA.                                  |
| 0b0010 | Support for PMSAv6, with a Cache Type Register implemented.               |
| 0b0011 | Support for PMSAv7, with support for memory subsections. Armv7-R profile. |

All other values are reserved.

In Armv8-A the only permitted value is 0b0000.

## VMSA, bits [3:0]

Indicates support for a VMSA. Defined values are:

| VMSA   | Meaning                                                                                                                 |
|--------|-------------------------------------------------------------------------------------------------------------------------|
| 0000d0 | Not supported.                                                                                                          |
| 0b0001 | Support for implementation defined VMSA.                                                                                |
| 0b0010 | Support for VMSAv6, with Cache and TLB Type Registers implemented.                                                      |
| 0b0011 | Support for VMSAv7, with support for remapping and the Access flag. Armv7-A profile.                                    |
| 0b0100 | As for 0b0011, and adds support<br>for the PXN bit in the Short-<br>descriptor translation table<br>format descriptors. |
| 0b0101 | As for 0b0100, and adds support for the Long-descriptor translation table format.                                       |

All other values are reserved.

In Armv8-A the only permitted value is 0b0101.

# Otherwise:

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

#### Bits [63:0]

Reserved, unknown.

# Accessing ID\_MMFR0\_EL1

Accesses to this register use the following encodings in the System register encoding space:

# MRS <Xt>, ID MMFR0 EL1

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b000 | 0b0000 | 0b0001 | 0b100 |

```
if PSTATE.EL == ELO then
    if IsFeatureImplemented(FEAT IDST) then
        if EL2Enabled() && HCR_EL2.TGE == '1' then
            AArch64.SystemAccessTrap(EL2, 0x18);
        else
            AArch64.SystemAccessTrap(EL1, 0x18);
    else
        UNDEFINED;
elsif PSTATE.EL == EL1 then
    if EL2Enabled() && HCR_EL2.TID3 == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    else
        X[t, 64] = ID\_MMFR0\_EL1;
elsif PSTATE.EL == EL2 then
    X[t, 64] = ID MMFR0 EL1;
elsif PSTATE.EL == EL3 then
    X[t, 64] = ID\_MMFR0\_EL1;
```

AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.