# ID\_PFR2\_EL1, AArch32 Processor Feature Register 2

The ID PFR2 EL1 characteristics are:

## **Purpose**

Gives information about the AArch32 programmers' model.

Must be interpreted with ID PFR0 EL1 and ID PFR1 EL1.

For general information about the interpretation of the ID registers see 'Principles of the ID scheme for fields in ID registers'.

## **Configuration**

AArch64 System register ID\_PFR2\_EL1 bits [31:0] are architecturally mapped to AArch32 System register ID\_PFR2[31:0].

### **Attributes**

ID\_PFR2\_EL1 is a 64-bit register.

## Field descriptions

## When AArch32 is supported:

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

| RES0                                                        |       |     |   |   |     |    |   |   |    |    |   |
|-------------------------------------------------------------|-------|-----|---|---|-----|----|---|---|----|----|---|
| RES0                                                        | RAS   | fra | С |   | SSE | 35 |   |   | CS | V3 |   |
| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 | 11 10 | 9   | 8 | 7 | 6   | 5  | 4 | 3 | 2  | 1  | 0 |

#### Bits [63:12]

Reserved, res0.

#### RAS frac, bits [11:8]

RAS Extension fractional field. Defined values are:

| Meaning                            |
|------------------------------------|
| If <u>ID_PFR0_EL1</u> .RAS ==      |
| 0b0001, RAS Extension implemented. |
|                                    |

| 0b0001 | If <u>ID_PFR0_EL1</u> .RAS == 0b0001, as 0b0000 and adds |
|--------|----------------------------------------------------------|
|        | support for additional                                   |
|        | ERXMISC <m> System</m>                                   |
|        | registers.                                               |
|        | Error records accessed                                   |
|        | through System registers                                 |
|        | conform to RAS System                                    |
|        | Architecture v1.1, which                                 |
|        | includes simplifications to                              |
|        | ERR <n>STATUS and</n>                                    |
|        | support for the optional RAS Timestamp Extension.        |

All other values are reserved.

This field is valid only if <u>ID PFR0 EL1</u>.RAS == 0b0001.

#### **SSBS**, bits [7:4]

Speculative Store Bypassing controls in AArch64 state. Defined values are:

| SSBS   | Meaning                         |
|--------|---------------------------------|
| 0b0000 | AArch32 provides no             |
|        | mechanism to control the use of |
|        | Speculative Store Bypassing.    |
| 0b0001 | AArch32 provides the            |
|        | PSTATE.SSBS mechanism to        |
|        | mark regions that are           |
|        | Speculative Store Bypass Safe.  |

In Armv8.0, the permitted values are 0b0000 and 0b0001.

From Armv8.5, the only permitted value is 0b0001.

All other values are reserved.

## CSV3, bits [3:0]

Speculative use of faulting data. Defined values are:

|--|

| 0b0000 | This PE does not disclose whether data loaded under speculation with a permission or domain fault can be used to form an address or generate condition codes or SVE predicate values to be used by other instructions in the speculative sequence.                                                                                                             |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0b0001 | Data loaded under speculation with a permission or domain fault cannot be used to form an address, generate condition codes, or generate SVE predicate values to be used by other instructions in the speculative sequence. The execution timing of any other instructions in the speculative sequence is not a function of the data loaded under speculation. |

All other values are reserved.

FEAT\_CSV3 implements the functionality identified by the value 0b0001.

In Armv8.0, the permitted values are 0b0000 and 0b0001.

From Armv8.5, the only permitted value is 0b0001.

If FEAT EOPD is implemented, FEAT CSV3 must be implemented.

#### Otherwise:

| 63 62 61 60 59 58 57 56 55 54 53 5 | 2 51 50 49 48 47 46 45 | 44 43 42 41 | 40 39 | 38 3 | 37 36 | 35 | 34 3     | 33 | 32            |
|------------------------------------|------------------------|-------------|-------|------|-------|----|----------|----|---------------|
|                                    | UNKNOWN                |             |       |      |       |    |          |    |               |
|                                    | UNKNOWN                |             |       |      |       |    |          |    |               |
| 21 20 20 29 27 26 25 24 22 22 21 2 | 0 10 10 17 16 15 1/ 12 | 12 11 10 0  | 0 7   |      | 5 /   |    | <u> </u> | 1  | $\overline{}$ |

Bits [63:0]

Reserved, unknown.

## Accessing ID\_PFR2\_EL1

Accesses to this register use the following encodings in the System register encoding space:

# MRS <Xt>, ID PFR2 EL1

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b000 | 0b0000 | 0b0011 | 0b100 |

```
if PSTATE.EL == ELO then
    if IsFeatureImplemented(FEAT_IDST) then
        if EL2Enabled() && HCR_EL2.TGE == '1' then
            AArch64.SystemAccessTrap(EL2, 0x18);
        else
            AArch64.SystemAccessTrap(EL1, 0x18);
    else
        UNDEFINED;
elsif PSTATE.EL == EL1 then
    if EL2Enabled() && HCR EL2.TID3 == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    else
        X[t, 64] = ID_PFR2_EL1;
elsif PSTATE.EL == EL2 then
    X[t, 64] = ID_PFR2_EL1;
elsif PSTATE.EL == EL3 then
    X[t, 64] = ID_PFR2_EL1;
```

AArch32 Registers AArch64 Registers AArch32 Instructions AArch64 Instructions Index by Encoding

External Registers

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.