# LORID\_EL1, LORegionID (EL1)

The LORID EL1 characteristics are:

## **Purpose**

Indicates the number of LORegions and LORegion descriptors supported by the PE.

## **Configuration**

This register is present only when FEAT\_LOR is implemented. Otherwise, direct accesses to LORID EL1 are undefined.

If no LORegion descriptors are implemented, then the registers <u>LORC\_EL1</u>, <u>LORN\_EL1</u>, <u>LOREA\_EL1</u>, and <u>LORSA\_EL1</u> are res0.

### **Attributes**

LORID EL1 is a 64-bit register.

## Field descriptions

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

| RES0                    |                         |                       |    |   |     |   |   |   |   |  |  |
|-------------------------|-------------------------|-----------------------|----|---|-----|---|---|---|---|--|--|
| RES0                    | LD                      | RES0                  | LR |   |     |   |   |   |   |  |  |
| 31 30 29 28 27 26 25 24 | 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 | 7  | 6 | 5 4 | 3 | 2 | 1 | 0 |  |  |

#### Bits [63:24]

Reserved, res0.

#### LD, bits [23:16]

Number of LORegion descriptors supported by the PE. This is an 8-bit binary number.

#### Bits [15:8]

Reserved, res0.

#### LR, bits [7:0]

Number of LORegions supported by the PE. This is an 8-bit binary number.

#### Note

If LORID\_EL1 indicates that no LORegions are implemented, then LoadLOAcquire and StoreLORelease will behave as LoadAcquire and StoreRelease.

## Accessing LORID\_EL1

Accesses to this register use the following encodings in the System register encoding space:

# MRS <Xt>, LORID EL1

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b000 | 0b1010 | 0b0100 | 0b111 |

```
if PSTATE.EL == ELO then
   UNDEFINED;
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && SCR_EL3.TLOR == '1' then
        UNDEFINED;
    elsif EL2Enabled() && HCR_EL2.TLOR == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() &&
IsFeatureImplemented(FEAT_FGT) && (!HaveEL(EL3) | |
SCR_EL3.FGTEn == '1') && HFGRTR_EL2.LORID_EL1 == '1'
then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && SCR_EL3.TLOR == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        X[t, 64] = LORID\_EL1;
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && SCR_EL3.TLOR == '1' then
        UNDEFINED;
    elsif HaveEL(EL3) && SCR_EL3.TLOR == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
        X[t, 64] = LORID\_EL1;
elsif PSTATE.EL == EL3 then
```

 $X[t, 64] = LORID\_EL1;$ 

AArch32 AArch64 Registers Registers AArch32 Instructions AArch64 Instructions Index by Encoding External Registers

28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.