# MDCR\_EL2, Monitor Debug Configuration Register (EL2)

The MDCR EL2 characteristics are:

### **Purpose**

Provides EL2 configuration options for self-hosted debug and the Performance Monitors Extension.

### **Configuration**

AArch64 System register MDCR\_EL2 bits [31:0] are architecturally mapped to AArch32 System register HDCR[31:0].

If EL2 is not implemented, this register is res0 from EL3.

This register has no effect if EL2 is not enabled in the current Security state.

#### **Attributes**

MDCR\_EL2 is a 64-bit register.

### Field descriptions

| 63  | 62  | 61            | 60    | 59   | 58  | 57 56 | 55          | 545352 | 51   | 50   | 49          | 48   | 47           | 46   | 45 44 | 43          | 42  |
|-----|-----|---------------|-------|------|-----|-------|-------------|--------|------|------|-------------|------|--------------|------|-------|-------------|-----|
|     |     |               |       |      |     |       | R           | ES0    |      |      |             |      |              |      |       | <b>EBWE</b> | RES |
| PMS | SSE | <b>HPMFZO</b> | MTPME | TDCC | HLP | E2TB  | <b>HCCD</b> | RES0   | TTRF | RES0 | <b>HPMD</b> | RES0 | <b>EnSPM</b> | TPMS | E2PB  | TDRA        | TDO |
| 31  | 30  | 20            | 20    | 27   | 26  | 25 24 | 23          | 222120 | 10   | 18   | 17          | 16   | 15           | 1/   | 13 12 | 11          | 1.0 |

#### Bits [63:44]

Reserved, res0.

### EBWE, bit [43] When FEAT Debugv8p9 is implemented:

Extended Breakpoint and Watchpoint Enable. Enables use of additional breakpoints or watchpoints.

| EBWE | Meaning                |
|------|------------------------|
| 0b0  | The Effective value of |
|      | MDSCR_EL1.EBWE is 0.   |

| 0b1 | The Effective value of  |  |
|-----|-------------------------|--|
|     | MDSCR EL1.EBWE is not   |  |
|     | affected by this field. |  |

It is implementation defined whether this field is implemented or is res0 when 16 or fewer breakpoints are implemented, 16 or fewer watchpoints are implemented, and <a href="MDSELR\_EL1">MDSELR\_EL1</a> is implemented as RAZ/WI.

If EL2 is not implemented or EL2 is disabled in the current Security state, then the Effective value of this field is 1, other than for a direct read of the register.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Otherwise:

Reserved, res0.

#### Bit [42]

Reserved, res0.

## PMEE, bits [41:40] When FEAT\_EBEP is implemented:

Performance Monitors Exception Enable. Controls the generation of **PMUIRQ** signal and PMU exception at EL0, EL1, and EL2.

| PMEE | Meaning                          |
|------|----------------------------------|
| 0b00 | PMUIRQ signal is enabled, and    |
|      | PMU exception is disabled.       |
| 0b01 | PMUIRQ signal and PMU            |
|      | exception are both controlled by |
|      | PMECR_EL1.PMEE.                  |
| 0b10 | PMUIRQ signal is disabled, and   |
|      | PMU exception is disabled.       |
| 0b11 | PMUIRQ signal is disabled, and   |
|      | PMU exception is enabled.        |

If EL2 is not implemented or EL2 is disabled in the current Security state, then the Effective value of this field is <code>0b01</code>, other than for a direct read of the register.

This field is ignored by the PE when all of the following are true:

- EL3 is implemented.
- MDCR\_EL3.PMEE != 0b01.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Otherwise:

Reserved, res0.

#### Bits [39:37]

Reserved, res0.

## HPMFZS, bit [36] When FEAT\_SPEv1p2 is implemented:

Hyp Performance Monitors Freeze-on-SPE event. Stop counters when  $\underline{PMBLIMITR\_EL1}$ .{PMFZ, E} == {1, 1} and  $\underline{PMBSR\_EL1}$ .S == 1.

| HPMFZS | Meaning                       |
|--------|-------------------------------|
| 0b0    | Do not freeze on Statistical  |
|        | Profiling Buffer Management   |
|        | event.                        |
| 0b1    | Affected counters do not      |
|        | count following a Statistical |
|        | Profiling Buffer Management   |
|        | event.                        |

The counters affected by this field are event counters <a href="MEVCNTR<n>\_EL0">PMEVCNTR<n>\_EL0</a> for values of n greater than or equal to MDCR\_EL2.HPMN and less than <a href="MDCR\_EL0">PMCR\_EL0</a>.N. This applies even when EL2 is disabled in the current Security state.

Other event counters, <u>PMCCNTR\_ELO</u>, and, if FEAT\_PMUv3\_ICNTR is implemented, <u>PMICNTR\_ELO</u> are not affected by this field.

If MDCR\_EL2.HPMN is equal to <a href="PMCR\_EL0">PMCR\_EL0</a>.N, then this field has no effect.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Otherwise:

Reserved, res0.

#### Bits [35:32]

Reserved, res0.

### PMSSE, bits [31:30] When FEAT\_PMUv3\_SS is implemented:

Performance Monitors Snapshot Enable. Controls the generation of Capture events.

| PMSSE | Meaning                                                                         |
|-------|---------------------------------------------------------------------------------|
| 0b00  | Capture events are disabled.                                                    |
| 0b01  | Capture events are controlled by <a href="mailto:PMECR_EL1">PMECR_EL1</a> .SSE. |
| 0b10  | Capture events are enabled and prohibited.                                      |
| 0b11  | Capture events are enabled and allowed.                                         |

If EL2 is not implemented or EL2 is disabled in the current Security state, then the Effective value of this field is 0b01, other than for a direct read of the register.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Otherwise:

Reserved, res0.

#### HPMFZO, bit [29] When FEAT\_PMUv3p7 is implemented:

Hyp Performance Monitors Freeze-on-overflow. Stop event counters on overflow.

| <b>HPMFZO</b> | Meaning                                                                                                                       |
|---------------|-------------------------------------------------------------------------------------------------------------------------------|
| 0d0           | Do not freeze on overflow.                                                                                                    |
| 0b1           | Affected counters do not count when <a href="mailto:PMOVSCLR_EL0">PMOVSCLR_EL0</a> [(PMCR_EL0.N-1):MDCR_EL2.HPMN] is nonzero. |

The counters affected by this field are event counters <a href="PMEVCNTR<n>\_EL0">PMEVCNTR<n>\_EL0</a> for values of n greater than or equal to MDCR\_EL2.HPMN and less than <a href="PMCR\_EL0">PMCR\_EL0</a>.N. This applies even when EL2 is disabled in the current Security state.

Other event counters, <u>PMCCNTR\_ELO</u>, and, if FEAT\_PMUv3\_ICNTR is implemented, <u>PMICNTR\_ELO</u> are not affected by this field.

If MDCR\_EL2.HPMN is equal to <a href="PMCR\_EL0">PMCR\_EL0</a>.N, then this field has no effect.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Otherwise:

Reserved, res0.

#### MTPME, bit [28]

#### When FEAT MTPMU is implemented and EL3 is not implemented:

Multi-threaded PMU Enable. Enables use of the <a href="PMEVTYPER<">PMEVTYPER<</a> ELO.MT bits.

| MTPME | Meaning                               |
|-------|---------------------------------------|
| 0b0   | FEAT_MTPMU is disabled.               |
|       | The Effective value of                |
|       | <pre>PMEVTYPER<n>_EL0.MT is</n></pre> |
|       | zero.                                 |
| 0b1   | PMEVTYPER <n>_EL0.MT</n>              |
|       | bits not affected by this field.      |

If FEAT\_MTPMU is disabled for any other PE in the system that has the same level 1 Affinity as the PE, it is implementation defined whether the PE behaves as if this field is 0.

The reset behavior of this field is:

• On a Cold reset, this field resets to 1.

#### Otherwise:

Reserved, res0.

### **TDCC**, bit [27]

### When FEAT\_FGT is implemented:

Trap DCC. Traps use of the Debug Comms Channel at EL1 and EL0 to EL2.

| TDCC | Meaning                          |
|------|----------------------------------|
| 0b0  | This control does not cause any  |
|      | register accesses to be trapped. |

ob1

If EL2 is implemented and enabled in the current Security state, accesses to the DCC registers at EL1 and EL0 generate a Trap exception to EL2, unless the access also generates a higher priority exception.

Traps on the DCC data transfer registers are ignored when the PE is in Debug state.

The DCC registers trapped by this control are:

AArch64: OSDTRRX\_EL1, OSDTRTX\_EL1, MDCCSR\_EL0, MDCCINT\_EL1, and, when the PE is in Non-debug state, DBGDTR EL0, DBGDTRRX EL0, and DBGDTRTX EL0.

AArch32: <u>DBGDTRRXext</u>, <u>DBGDTRTXext</u>, <u>DBGDSCRint</u>, <u>DBGDCCINT</u>, and, when the PE is in Non-debug state, <u>DBGDTRRXint</u> and <u>DBGDTRTXint</u>.

The traps are reported with EC syndrome value:

- 0x05 for trapped AArch32 MRC and MCR accesses with coproc == 0b1110.
- 0x06 for trapped AArch32 LDC to <u>DBGDTRTXint</u> and STC from <u>DBGDTRRXint</u>.
- 0x18 for trapped AArch64 MRS and MSR accesses.

When the PE is in Debug state, MDCR\_EL2.TDCC does not trap any accesses to:

AArch64: DBGDTR EL0, DBGDTRRX EL0, and DBGDTRTX EL0.

AArch32: DBGDTRRXint and DBGDTRTXint.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Otherwise:

Reserved, res0.

## HLP, bit [26] When FEAT PMUv3p5 is implemented:

Hypervisor Long Event Counter Enable. Determines which event counter bit generates an overflow recorded by <a href="PMOVSR">PMOVSR</a>[n].

| HLP | Meaning                                             |
|-----|-----------------------------------------------------|
| 0b0 | Affected counters overflow on                       |
|     | increment that causes unsigned                      |
|     | overflow of                                         |
|     | $\underline{PMEVCNTR} < n > \underline{EL0}[31:0].$ |
| 0b1 | Affected counters overflow on                       |
|     | increment that causes unsigned                      |
|     | overflow of                                         |
|     | $\underline{PMEVCNTR} < n > \underline{EL0}[63:0].$ |

The counters affected by this field are event counters <a href="PMEVCNTR<n>\_EL0">PMEVCNTR<n>\_EL0</a> for values of n greater than or equal to MDCR\_EL2.HPMN and less than <a href="PMCR\_EL0">PMCR\_EL0</a>.N. This applies even when EL2 is disabled in the current Security state.

Other event counters, <u>PMCCNTR\_ELO</u>, and, if FEAT\_PMUv3\_ICNTR is implemented, <u>PMICNTR\_ELO</u> are not affected by this field.

If MDCR\_EL2.HPMN is equal to <u>PMCR\_EL0</u>.N, then this field has no effect.

For more information see the description of MDCR\_EL2.HPMN.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Otherwise:

Reserved, res0.

### E2TB, bits [25:24] When FEAT\_TRBE is implemented:

EL2 Trace Buffer.

If EL2 is implemented and enabled in the Trace Buffer owning Security state, controls the owning translation regime.

If EL2 is implemented and enabled in the current Security state, controls access to Trace Buffer control registers from EL1.

|--|

If EL2 is implemented and 0b00 enabled in the Trace Buffer owning Security state, then the Trace Buffer owning Exception level is EL2. Otherwise, the Trace Buffer owning Exception level is EL1 and, if TraceBufferEnabled() == TRUE,tracing is prohibited at EL2. If EL2 is implemented and enabled in the current Security state, accesses to Trace Buffer control registers at EL1 generate a Trap exception to EL2. 0b10 Trace Buffer owning Exception level is EL1. If TraceBufferEnabled() == TRUE,then tracing is prohibited at EL2. If EL2 is implemented and enabled in the current Security state, accesses to Trace Buffer control registers at EL1 generate a Trap exception to EL2. Trace Buffer owning Exception 0b11 level is FI.1. If TraceBufferEnabled() == TRUE.then tracing is prohibited at EL2.

All other values are reserved.

In AArch64 state, the instructions affected by this control are:

- MRS and MSR accesses to <u>TRBBASER\_EL1</u>, <u>TRBLIMITR\_EL1</u>, <u>TRBMAR\_EL1</u>, <u>TRBPTR\_EL1</u>, <u>TRBSR\_EL1</u>, and <u>TRBTRG\_EL1</u>.
- If FEAT\_TRBE\_MPAM is implemented, MRS and MSR accesses to TRBMPAM\_EL1.

Unless the instruction generates a higher priority exception, trapped instructions generate an exception to EL2.

Trapped instructions are reported using EC syndrome value 0x18.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Otherwise:

Reserved, res0.

## HCCD, bit [23] When FEAT PMUv3p5 is implemented:

Hypervisor Cycle Counter Disable. Prohibits <a href="PMCCNTR\_EL0">PMCCNTR\_EL0</a> from counting at EL2.

| HCCD | Meaning                      |
|------|------------------------------|
| 0b0  | Cycle counting by            |
|      | PMCCNTR_ELO is not affected  |
|      | by this mechanism.           |
| 0b1  | Cycle counting by            |
|      | PMCCNTR ELO is prohibited at |
|      | EL2.                         |

This field does not affect the CPU\_CYCLES event or any other event that counts cycles.

The reset behavior of this field is:

• On a Warm reset, this field resets to 0.

#### Otherwise:

Reserved, res0.

#### Bits [22:20]

Reserved, res0.

## TTRF, bit [19] When FEAT TRF is implemented:

Traps use of the Trace Filter Control registers at EL1 to EL2, as follows:

- Access to <u>TRFCR\_EL1</u> is trapped to EL2, reported using EC syndrome value 0x18.
- Access to <u>TRFCR</u> is trapped to EL2, reported using EC syndrome value 0x03.

| TTRF | Meaning                           |
|------|-----------------------------------|
| 0b0  | Accesses to the specified         |
|      | registers at EL1 are not affected |
|      | by this control.                  |
| 0b1  | Accesses to the specified         |
|      | registers at EL1 generate a trap  |
|      | exception to EL2 when EL2 is      |
|      | enabled in the current Security   |
|      | state.                            |

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Otherwise:

Reserved, res0.

#### Bit [18]

Reserved, res0.

#### **HPMD**, bit [17]

#### When FEAT\_PMUv3p1 is implemented and FEAT\_Debugv8p2 is implemented:

Guest Performance Monitors Disable. Controls PMU operation at EL2.

| HPMD | Meaning                                                  |
|------|----------------------------------------------------------|
| 0b0  | Counters are not affected by                             |
|      | this mechanism.                                          |
| 0b1  | Affected counters are                                    |
|      | prohibited from counting at                              |
|      | EL2.                                                     |
|      | If <a href="mailto:PMCR_EL0">PMCR_EL0</a> .DP is 1, then |
|      | PMCCNTR_ELO is disabled at                               |
|      | EL2. Otherwise,                                          |
|      | <pre>PMCCNTR_EL0 is not affected</pre>                   |
|      | by this mechanism.                                       |

The counters affected by this field are:

- Event counters <u>PMEVCNTR<n>\_EL0</u> for values of n less than MDCR EL2.HPMN.
- If FEAT\_PMUv3\_ICNTR is implemented, the instruction counter PMICNTR\_ELO.
- If <u>PMCR ELO</u>.DP is 1, the cycle counter <u>PMCCNTR ELO</u>.

Other event counters are not affected by this field.

When <u>PMCR\_EL0</u>.DP is 0, <u>PMCCNTR\_EL0</u> is not affected by this field.

The reset behavior of this field is:

• On a Warm reset, this field resets to 0.

#### When FEAT PMUv3p1 is implemented:

Guest Performance Monitors Disable. Controls PMU operation at EL2 when ExternalSecureNoninvasiveDebugEnabled() is FALSE.

| HPMD | Meaning                                                                                                                                                                                                       |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0b0  | Counters are not affected by this mechanism.                                                                                                                                                                  |
| 0b1  | If                                                                                                                                                                                                            |
|      | <pre>ExternalSecureNoninvasiveDebugEnabled()</pre>                                                                                                                                                            |
|      | is FALSE then all the following apply:                                                                                                                                                                        |
|      | <ul> <li>Affected event counters are prohibited from counting at EL2.</li> <li>If PMCR_EL0.DP is 1, then PMCCNTR_EL0 is disabled at EL2. Otherwise, PMCCNTR_EL0 is not affected by this mechanism.</li> </ul> |

If ExternalSecureNoninvasiveDebugEnabled() is TRUE then the event counters and <u>PMCCNTR\_ELO</u> are not affected by this field.

Otherwise, the counters affected by this field are:

- Event counters <a href="PMEVCNTR<n>\_EL0">EL0</a> for values of n less than MDCR EL2.HPMN.
- If <u>PMCR ELO</u>.DP is 1, the cycle counter, <u>PMCCNTR ELO</u>.

Other event counters are not affected by this field. When <a href="PMCR\_EL0">PMCR\_EL0</a>. DP is 0, <a href="PMCCNTR\_EL0">PMCCNTR\_EL0</a> is not affected by this field.

The reset behavior of this field is:

• On a Warm reset, this field resets to 0.

#### Otherwise:

Reserved, res0.

#### Bit [16]

Reserved, res0.

## EnSPM, bit [15] When FEAT\_SPMU is implemented:

Enable access to System PMU registers. When disabled, accesses to System PMU registers generate a trap to EL2.

|--|

| 0b0 | Accesses of the specified    |
|-----|------------------------------|
|     | System PMU registers at EL1  |
|     | and EL0 are trapped to EL2,  |
|     | unless the instruction       |
|     | generates a higher priority  |
|     | exception.                   |
| 0b1 | Accesses of the specified    |
|     | System PMU registers are not |
|     | trapped by this mechanism.   |

In AArch64 state, the instructions affected by this control are: MRS and MSR accesses to <a href="SPMACCESSR\_EL1">SPMACCESSR\_EL1</a>, <a href="SPMCFGR\_EL1">SPMCFGR\_EL1</a>, <a href="SPMCGCR">SPMCNTENSET\_EL0</a>, <a href="SPMCNTENSET\_EL0">SPMCNTENSET\_EL0</a>, <a href="SPMCR\_EL0">SPMCNTENSET\_EL0</a>, <a href="SPMEVCNTR">SPMEVENTENSET\_EL1</a>, <a href="SPMEVFILT2R">SPMEVFILT2R</a> <a href="SPMINTENCLR\_EL1">EL0</a>, <a href="SPMINTENCLR\_EL1">SPMINTENSET\_EL1</a>, <a href="SPMINTENCLR\_EL1">SPMOVSCLR\_EL0</a>, <a href="SPMINTENCLR\_EL1">SPMOVSCLR\_EL0</a>, <a href="SPMINTENCLR\_EL1">SPMSCR\_EL1</a>, <a href="SPMINTENCLR\_EL0">SPMSCR\_EL1</a>, and <a href="SPMSELR\_EL0">SPMSELR\_EL0</a>.

Unless the instruction generates a higher priority exception, trapped instructions generate an exception to EL2.

Trapped instructions are reported using EC syndrome value 0x18.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Otherwise:

Reserved, res0.

## TPMS, bit [14] When FEAT\_SPE is implemented:

Trap Performance Monitor Sampling. Enables a trap to EL2 on accesses of SPE registers.

| TPMS | Meaning                           |
|------|-----------------------------------|
| 0b0  | Accesses of the specified SPE     |
|      | registers are not trapped by this |
|      | mechanism.                        |
| 0b1  | Accesses of the specified SPE     |
|      | registers at EL1 are trapped to   |
|      | EL2, unless the instruction       |
|      | generates a higher priority       |
|      | exception.                        |

In AArch64 state, the instructions affected by this control are:

- MRS and MSR accesses to <u>PMSCR\_EL1</u>, <u>PMSEVFR\_EL1</u>, <u>PMSFCR\_EL1</u>, <u>PMSICR\_EL1</u>, <u>PMSIRR\_EL1</u>, and PMSLATFR\_EL1.
- MRS accesses to PMSIDR EL1.
- If FEAT\_SPEv1p2 is implemented, MRS and MSR accesses to PMSNEVFR EL1.
- If FEAT\_SPE\_FDS is implemented, MRS and MSR accesses to PMSDSFR EL1.

Unless the instruction generates a higher priority exception, trapped instructions generate an exception to EL2.

Trapped instructions are reported using EC syndrome value 0x18.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Otherwise:

Reserved, res0.

### E2PB, bits [13:12] When FEAT\_SPE is implemented:

EL2 Profiling Buffer. If EL2 is implemented and enabled in the Profiling Buffer owning Security state, this field controls the owning translation regime. If EL2 is implemented and enabled in the current Security state, this field controls access to Profiling Buffer control registers from EL1.

| E2PB | Meaning                          |
|------|----------------------------------|
| 0b00 | If EL2 is implemented and        |
|      | enabled in the Profiling Buffer  |
|      | owning Security state, the       |
|      | Profiling Buffer uses the EL2 or |
|      | EL2&0 stage 1 translation        |
|      | regime. Otherwise the Profiling  |
|      | Buffer uses the EL1&0 stage 1    |
|      | translation regime.              |
|      | If EL2 is implemented and        |
|      | enabled in the current Security  |
|      | state, accesses to Profiling     |
|      | Buffer control registers at EL1  |
|      | generate a Trap exception to     |
|      | EL2.                             |
|      |                                  |

| 0b10 | Profiling Buffer uses the EL1&0 stage 1 translation regime. If EL2 is implemented and enabled in the current Security state, accesses to Profiling Buffer control registers at EL1 generate |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0b11 | a Trap exception to EL2. Profiling Buffer uses the EL1&0 stage 1 translation regime. Accesses to Profiling Buffer control registers at EL1 are not trapped to EL2.                          |

All other values are reserved.

The Profiling Buffer control registers trapped by this control are: PMBLIMITR EL1, PMBPTR EL1, and PMBSR EL1.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Otherwise:

Reserved, res0.

#### **TDRA**, bit [11]

Trap Debug ROM Address register access. Traps System register accesses to the Debug ROM registers to EL2 when EL2 is enabled in the current Security state as follows:

- If EL1 is using AArch64 state, accesses to <a href="MDRAR\_EL1">MDRAR\_EL1</a> are trapped to EL2, reported using EC syndrome value 0x18.
- If ELO or EL1 is using AArch32 state, MRC or MCR accesses to the following registers are trapped to EL2, reported using EC syndrome value 0x05 and MRRC or MCRR accesses are trapped to EL2, reported using EC syndrome value 0x0C:
  - DBGDRAR, DBGDSAR.

| TDRA | Meaning                         |
|------|---------------------------------|
| 0b0  | This control does not cause any |
|      | instructions to be trapped.     |

- Ob1 ELO and EL1 System register accesses to the Debug ROM registers are trapped to EL2 when EL2 is enabled in the current Security state, unless it is trapped by the following:
  - DBGDSCRext.UDCCdis.
  - MDSCR EL1.TDCC.

This field is treated as being 1 for all purposes other than a direct read when one or more of the following are true:

- MDCR EL2.TDE == 1.
- HCR EL2.TGE == 1.

#### Note

EL2 does not provide traps on debug register accesses through the optional memory-mapped external debug interfaces.

System register accesses to the debug registers might have sideeffects. When a System register access is trapped to EL2, no sideeffects occur before the exception is taken to EL2.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

## TDOSA, bit [10] When FEAT\_DoubleLock is implemented:

Trap debug OS-related register access. Traps EL1 System register accesses to the powerdown debug registers to EL2, from both Execution states as follows:

- In AArch64 state, accesses to the following registers are trapped to EL2, reported using EC syndrome value 0x18:
  - OSLAR\_EL1, OSLSR\_EL1, OSDLR\_EL1, and DBGPRCR EL1.
  - Any implementation defined register with similar functionality that the implementation specifies as trapped by this bit.
- In AArch32 state, accesses to the following registers are trapped to EL2, reported using EC syndrome value 0x05:
  - DBGOSLSR, DBGOSLAR, DBGOSDLR, and DBGPRCR.

 Any implementation defined register with similar functionality that the implementation specifies as trapped by this bit.

| TDOSA | Meaning                                                                                                                             |
|-------|-------------------------------------------------------------------------------------------------------------------------------------|
| 0b0   | This control does not cause any instructions to be trapped.                                                                         |
| 0b1   | EL1 System register accesses to the powerdown debug registers are trapped to EL2 when EL2 is enabled in the current Security state. |

#### **Note**

These registers are not accessible at EL0.

This field is treated as being 1 for all purposes other than a direct read when one or more of the following are true:

- MDCR EL2.TDE == 1.
- HCR EL2.TGE == 1.

System register accesses to the debug registers might have sideeffects. When a System register access is trapped to EL2, no sideeffects occur before the exception is taken to EL2.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Otherwise:

Trap debug OS-related register access. Traps EL1 System register accesses to the powerdown debug registers to EL2, from both Execution states as follows:

- In AArch64 state, accesses to the following registers are trapped to EL2, reported using EC syndrome value 0x18:
  - OSLAR\_EL1, OSLSR\_EL1, and DBGPRCR\_EL1.
  - Any implementation defined register with similar functionality that the implementation specifies as trapped by this bit.
- In AArch32 state, accesses to the following registers are trapped to EL2, reported using EC syndrome value 0x05:
  - DBGOSLSR, DBGOSLAR, and DBGPRCR.

Any implementation defined register with similar functionality that the implementation specifies as trapped by this bit.

It is implementation defined whether accesses to <u>OSDLR\_EL1</u> are trapped.

It is implementation defined whether accesses to <u>DBGOSDLR</u> are trapped.

| TDOSA | Meaning                         |
|-------|---------------------------------|
| 0b0   | This control does not cause any |
|       | instructions to be trapped.     |
| 0b1   | EL1 System register accesses    |
|       | to the powerdown debug          |
|       | registers are trapped to EL2    |
|       | when EL2 is enabled in the      |
|       | current Security state.         |

#### Note

These registers are not accessible at EL0.

This field is treated as being 1 for all purposes other than a direct read when one or more of the following are true:

- <u>MDCR EL2</u>.TDE == 1.
- <u>HCR\_EL2</u>.TGE == 1.

#### **Note**

EL2 does not provide traps on debug register accesses through the optional memory-mapped external debug interfaces.

System register accesses to the debug registers might have sideeffects. When a System register access is trapped to EL2, no sideeffects occur before the exception is taken to EL2.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### **TDA**, bit [9]

Trap accesses of debug System registers. Enables a trap to EL2 on accesses of debug System registers.

| TDA | Meaning                          |
|-----|----------------------------------|
| 0b0 | Accesses of the specified debug  |
|     | System registers are not trapped |
|     | by this mechanism.               |
| 0b1 | Accesses of the specified debug  |
|     | System registers at EL1 and EL0  |
|     | are trapped to EL2, unless the   |
|     | instruction generates a higher   |
|     | priority exception.              |

In AArch64 state, the instructions affected by this control are:

- MRS and MSR accesses to <u>DBGAUTHSTATUS\_EL1</u>, <u>DBGBCR<n>\_EL1</u>, <u>DBGBVR<n>\_EL1</u>, <u>DBGCLAIMCLR\_EL1</u>, <u>DBGCLAIMSET\_EL1</u>, <u>DBGWCR<n>\_EL1</u>, <u>DBGWVR<n>\_EL1</u>, <u>MDCCINT\_EL1</u>, <u>MDCCSR\_EL0</u>, <u>MDSCR\_EL1</u>, <u>OSDTRRX\_EL1</u>, OSDTRTX\_EL1, and OSECCR\_EL1.
- If FEAT\_Debugv8p9 is implemented, MRS and MSR accesses to MDSELR EL1.
- In Non-debug state, MRS accesses to <u>DBGDTRRX\_EL0</u> and <u>DBGDTR\_EL0</u> and MSR accesses to <u>DBGDTRTX\_EL0</u> and <u>DBGDTR\_EL0</u>.

In AArch32 state, the instructions affected by this control are:

- MRC and MCR accesses to <u>DBGAUTHSTATUS</u>, <u>DBGBCR<n></u>, <u>DBGBVR<n></u>, <u>DBGBXVR<n></u>, <u>DBGCLAIMCLR</u>, <u>DBGCLAIMSET</u>, <u>DBGDCCINT</u>, <u>DBGDEVID</u>, <u>DBGDEVID</u>1, <u>DBGDEVID</u>2, <u>DBGDIDR</u>, <u>DBGDSCRext</u>, <u>DBGDSCRint</u>, <u>DBGDTRTXext</u>, <u>DBGOSECCR</u>, <u>DBGVCR</u>, <u>DBGWCR<n></u>, <u>DBGWFAR</u>, and <u>DBGWVR<n></u>.
- STC accesses to <u>DBGDTRRXint</u> and LDC accesses to <u>DBGDTRTXint</u>.
- In Non-debug state, MRC accesses to <u>DBGDTRRXint</u> and MCR accesses to <u>DBGDTRTXint</u>.

Unless the instruction generates a higher priority exception, trapped instructions generate an exception to EL2.

Trapped AArch64 instructions are reported using EC syndrome value 0x18.

Trapped AArch32 instructions are reported using EC syndrome value  $0 \times 05$  for MRC and MCR accesses, and  $0 \times 06$  for LDC and STC accesses.

The following instructions are not trapped in Debug state:

- AArch64 MRS accesses to <u>DBGDTRRX\_EL0</u> and <u>DBGDTR\_EL0</u> and MSR accesses to <u>DBGDTRTX\_EL0</u> and <u>DBGDTR\_EL0</u>.
- AArch32 MRC accesses to <u>DBGDTRRXint</u> and MCR accesses to <u>DBGDTRTXint</u>.

If 16 or fewer breakpoints and 16 or fewer watchpoints are implemented, and MDSELR\_EL1 is implemented as RAZ/WI, then it is implementation defined whether AArch64 accesses to MDSELR\_EL1 are trapped to EL2 when MDCR\_EL2.TDA is 1.

This field is ignored by the PE and treated as one when any of the following are true:

- MDCR EL2.TDE == 1.
- HCR EL2.TGE == 1.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### **TDE, bit [8]**

Trap Debug Exceptions. Controls routing of Debug exceptions, and defines the debug target Exception level,  $EL_D$ .

| TDE | Meaning                                |
|-----|----------------------------------------|
| 0b0 | The debug target Exception level       |
|     | is EL1.                                |
| 0b1 | If EL2 is enabled for the current      |
|     | Effective value of <u>SCR_EL3</u> .NS, |
|     | the debug target Exception level       |
|     | is EL2, otherwise the debug target     |
|     | Exception level is EL1.                |
|     | The MDCR_EL2.{TDRA, TDOSA,             |
|     | TDA} fields are treated as being 1     |
|     | for all purposes other than            |
|     | returning the result of a direct       |
|     | read of the register.                  |

For more information, see 'Routing debug exceptions'.

This field is treated as being 1 for all purposes other than a direct read when  $\underline{HCR\ EL2}$ .TGE == 1.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

## HPME, bit [7] When FEAT\_PMUv3 is implemented:

Hyp Enable.

| HPME | Meaning                        |
|------|--------------------------------|
| 0b0  | Affected counters are disabled |
|      | and do not count.              |
| 0b1  | Affected counters are enabled  |
|      | by <u>PMCNTENSET_EL0</u> .     |

The counters affected by this field are event counters <a href="PMEVCNTR<n>\_EL0">PMEVCNTR<n>\_EL0</a> for values of n greater than or equal to MDCR\_EL2.HPMN and less than <a href="PMCR\_EL0">PMCR\_EL0</a>.N. This applies even when EL2 is disabled in the current Security state.

Other event counters, <u>PMCCNTR\_ELO</u>, and, if FEAT\_PMUv3\_ICNTR is implemented, <u>PMICNTR\_ELO</u> are not affected by this field.

If MDCR\_EL2.HPMN is equal to <a href="PMCR\_EL0">PMCR\_EL0</a>.N, then this field has no effect.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Otherwise:

Reserved, res0.

## TPM, bit [6] When FEAT\_PMUv3 is implemented:

Trap accesses of PMU registers. Enables a trap to EL2 on accesses of PMU registers.

| TPM | Meaning                           |
|-----|-----------------------------------|
| 0b0 | Accesses of the specified PMU     |
|     | registers are not trapped by this |
|     | mechanism.                        |
| 0b1 | Accesses of the specified PMU     |
|     | registers at EL1 and EL0 are      |
|     | trapped to EL2, unless the        |
|     | instruction generates a higher    |
|     | priority exception.               |

In AArch64 state, the instructions affected by this control are:

 MRS and MSR accesses to <u>PMCCFILTR\_EL0</u>, <u>PMCCNTR\_EL0</u>, <u>PMCNTENCLR\_EL0</u>, <u>PMCNTENSET\_EL0</u>, <u>PMCR\_EL0</u>, PMEVCNTR<n>\_EL0, PMEVTYPER<n>\_EL0, PMINTENCLR\_EL1, PMINTENSET\_EL1, PMOVSCLR\_EL0, PMOVSSET\_EL0, PMSELR\_EL0, PMSWINC\_EL0, PMUSERENR\_EL0, PMXEVCNTR\_EL0, and PMXEVTYPER\_EL0.

- MRS accesses to PMCEID0 EL0 and PMCEID1 EL0.
- If FEAT PMUv3p4 is implemented, MRS accesses to PMMIR EL1.
- If FEAT\_PMUv3p9 is implemented, MSR accesses to <a href="PMZR\_EL0">PMZR\_EL0</a>.
- If FEAT\_PMUv3\_ICNTR is implemented, MRS accesses to PMICFILTR ELO and PMICNTR ELO.
- If FEAT\_EBEP is implemented or FEAT\_PMUv3\_SS is implemented, MRS and MSR accesses to PMECR\_EL1.
- If FEAT\_SEBEP is implemented, MRS and MSR accesses to PMIAR EL1.

In AArch32 state, the instructions affected by this control are:

- MRC and MCR accesses to <u>PMCCFILTR</u>, <u>PMCCNTR</u>,
   <u>PMCNTENCLR</u>, <u>PMCNTENSET</u>, <u>PMCR</u>, <u>PMEVCNTR<n></u>,
   <u>PMEVTYPER<n></u>, <u>PMINTENCLR</u>, <u>PMINTENSET</u>, <u>PMOVSR</u>,
   <u>PMOVSSET</u>, <u>PMSELR</u>, <u>PMSWINC</u>, <u>PMUSERENR</u>,
   <u>PMXEVCNTR</u>, and <u>PMXEVTYPER</u>.
- MRC accesses to PMCEID0 and PMCEID1.
- MRRC and MCRR accesses to PMCCNTR.
- If FEAT\_PMUv3p1 is implemented, MRC accesses to <u>PMCEID2</u> and <u>PMCEID3</u>.
- If FEAT\_PMUv3p4 is implemented, MRC accesses to <u>PMMIR</u>.

Unless the instruction generates a higher priority exception, trapped instructions generate an exception to EL2.

Trapped AArch64 instructions are reported using EC syndrome value 0x18.

Trapped AArch32 instructions are reported using EC syndrome value  $0 \times 03$  for MRC and MCR accesses, and  $0 \times 04$  for MRRC and MCRR accesses.

The reset behavior of this field is:

 On a Warm reset, this field resets to an architecturally unknown value.

#### Otherwise:

Reserved, res0.

## TPMCR, bit [5] When FEAT\_PMUv3 is implemented:

Trap <u>PMCR\_EL0</u> or <u>PMCR</u> accesses. Traps EL0 and EL1 accesses to EL2, when EL2 is enabled in the current Security state, as follows:

- In AArch64 state, accesses to <a href="PMCR\_EL0">PMCR\_EL0</a> are trapped to EL2, reported using EC syndrome value 0x18.
- In AArch32 state, accesses to <u>PMCR</u> are trapped to EL2, reported using EC syndrome value 0x03.

| <b>TPMCR</b> | Meaning                         |
|--------------|---------------------------------|
| 0b0          | This control does not cause     |
|              | any instructions to be trapped. |
| 0b1          | EL0 and EL1 accesses to the     |
|              | specified registers are trapped |
|              | to EL2 when EL2 is enabled in   |
|              | the current Security state,     |
|              | unless it is trapped by the     |
|              | following:                      |
|              | DMICEDEND EN                    |
|              | • <u>PMUSERENR</u> .EN.         |
|              | • <u>PMUSERENR_EL0</u> .EN.     |
|              |                                 |

#### **Note**

EL2 does not provide traps on Performance Monitor register accesses through the optional memory-mapped external debug interface.

The reset behavior of this field is:

 On a Warm reset, this field resets to an architecturally unknown value.

#### Otherwise:

Reserved, res0.

## HPMN, bits [4:0] When FEAT PMUv3 is implemented:

Defines the number of event counters  $\underline{PMEVCNTR} < n > \underline{EL0}$  and, if FEAT\_PMUv3\_SS is implemented, snapshot registers  $\underline{PMEVCNTSVR} < n > \underline{EL1}$ , that are accessible from EL1 and from EL0 if permitted.

MDCR\_EL2.HPMN divides the event counters into a first range and a second range.

If MDCR\_EL2.HPMN is not 0 and is less than <u>PMCR\_EL0</u>.N, then event counters [0..(MDCR\_EL2.HPMN-1)] are in the first range, and the remaining event counters [MDCR\_EL2.HPMN..(<u>PMCR\_EL0</u>.N-1)] are in the second range.

If FEAT\_HPMN0 is implemented and MDCR\_EL2.HPMN is 0, then all event counters are in the second range and none are in the first range.

If MDCR\_EL2.HPMN is equal to <u>PMCR\_EL0</u>.N, then all event counters are in the first range and none are in the second range.

For an event counter <u>PMEVCNTR<n> EL0</u> in the first range:

- The counter is accessible from EL1, EL2, and EL3.
- The counter is accessible from EL0 if permitted by <a href="PMUSERENR EL0">PMUSERENR EL0</a> and <a href="PMUACR EL1">PMUSERENR</a>. or by <a href="PMUSERENR">PMUSERENR</a>.
- If FEAT\_PMUv3p5 is implemented, <u>PMCR\_EL0</u>.LP or <u>PMCR</u>.LP determines whether the counter overflow flag is set on unsigned overflow of <u>PMEVCNTR<n>\_EL0</u>[31:0] or <u>PMEVCNTR<n>\_EL0</u>[63:0].
- <u>PMCR\_EL0</u>.E and <u>PMCNTENSET\_EL0[n]</u> enable the operation of the event counter.

For an event counter PMEVCNTR<n> EL0 in the second range:

- The counter is accessible from EL2 and EL3.
- If EL2 is disabled in the current Security state, the event counter is also accessible from EL1, and from EL0 if permitted by PMUSERENR EL0 and PMUACR EL1, or by PMUSERENR.
- If FEAT\_PMUv3p5 is implemented, MDCR\_EL2.HLP determines whether the counter overflow flag is set on unsigned overflow of PMEVCNTR<n> EL0[31:0] or PMEVCNTR<n> EL0[63:0].
- MDCR\_EL2.HPME and <u>PMCNTENSET\_EL0[n]</u> enable the operation of the event counter.

#### If FEAT PMUv3 SS is implemented:

- For an event counter snapshot register
   <u>PMEVCNTSVR<n>\_EL1</u> in the first range, the register is accessible from EL1, EL2, and EL3.
- For an event counter snapshot register

  PMEVCNTSVR<n>\_EL1 in the second range, the register is accessible from EL2 and EL3. If EL2 is disabled in the current Security state, the event counter is also accessible from EL1.

Values greater than <u>PMCR\_ELO</u>.N are reserved. If FEAT\_HPMN0 is not implemented then the value 0 is reserved.

If this field is set to a reserved value, then the following constrained unpredictable behaviors apply:

- The value returned by a direct read of MDCR\_EL2.HPMN is unknown.
- Either:
  - An unknown number of counters are reserved for EL2 and EL3 use. That is, the PE behaves as if MDCR\_EL2.HPMN is set to an unknown nonzero value less than or equal to PMCR\_EL0.N.
  - All counters are reserved for EL2 and EL3 use, meaning no counters are accessible from EL1 and EL0 when EL2 is enabled in the current Security state.

The reset behavior of this field is:

• On a Warm reset, this field resets to the value in **PMCR ELO**.N.

#### Otherwise:

Reserved, res0.

### Accessing MDCR\_EL2

Accesses to this register use the following encodings in the System register encoding space:

### MRS <Xt>, MDCR\_EL2

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b100 | 0b0001 | 0b0001 | 0b001 |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if EL2Enabled() && HCR_EL2.NV == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    else
        UNDEFINED;
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && MDCR_EL3.TDA == '1' then
        UNDEFINED;
    elsif HaveEL(EL3) && MDCR_EL3.TDA == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
```

```
else
    X[t, 64] = MDCR_EL2;
elsif PSTATE.EL == EL3 then
    X[t, 64] = MDCR_EL2;
```

### MSR MDCR\_EL2, <Xt>

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b100 | 0b0001 | 0b0001 | 0b001 |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if EL2Enabled() && HCR_EL2.NV == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    else
        UNDEFINED;
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && MDCR_EL3.TDA == '1' then
        UNDEFINED;
    elsif HaveEL(EL3) && MDCR_EL3.TDA == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        MDCR\_EL2 = X[t, 64];
elsif PSTATE.EL == EL3 then
    MDCR\_EL2 = X[t, 64];
```

AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.