# MPAMSM\_EL1, MPAM Streaming Mode Register

The MPAMSM EL1 characteristics are:

## **Purpose**

Holds information to generate MPAM labels for memory requests that are:

- Issued due to the execution of SME load and store instructions.
- Issued when the PE is in Streaming SVE mode due to the execution of SVE and SIMD&FP load and store instructions and SVE prefetch instructions.

If an implementation uses a shared SMCU, then the MPAM labels in this register have precedence over the labels in <a href="MPAM0\_EL1">MPAM0\_EL1</a>, <a href="MPAM1\_EL1">MPAM1\_EL1</a>, <a href="MPAM2\_EL2">MPAM2\_EL2</a>, and <a href="MPAM3\_EL3">MPAM3\_EL3</a>.

If an implementation includes an SMCU that is not shared with other PEs, then it is implementation defined whether the MPAM labels in this register have precedence over the labels in <a href="MPAM0\_EL1">MPAM0\_EL1</a>, <a href="MPAM1\_EL1">MPAM1\_EL1</a>, <a href="MPAM2\_EL2">MPAM2\_EL2</a>, and <a href="MPAM3\_EL3">MPAM3\_EL3</a>.

The MPAM labels in this register are only used if <u>MPAM1\_EL1</u>.MPAMEN is 1.

For memory requests issued from ELO, the MPAM PARTID in this register is virtual and mapped into a physical PARTID when all of the following are true:

- EL2 is implemented and enabled in the current Security state, and <a href="https://example.com/HCR\_EL2">HCR\_EL2</a>. {E2H, TGE} is not {1, 1}.
- The MPAM virtualization option is implemented and MPAMHCR EL2.EL0 VPMEN is 1.

For memory requests issued from EL1, the MPAM PARTID in this register is virtual and mapped into a physical PARTID when all of the following are true:

- EL2 is implemented and enabled in the current Security state.
- The MPAM virtualization option is implemented and <u>MPAMHCR EL2</u>.EL1 VPMEN is 1.

## **Configuration**

This register is present only when FEAT\_MPAM is implemented and FEAT\_SME is implemented. Otherwise, direct accesses to MPAMSM EL1 are undefined.

#### **Attributes**

MPAMSM EL1 is a 64-bit register.

# Field descriptions

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

| RES0                                            | PMG_D RES0                            |  |  |  |
|-------------------------------------------------|---------------------------------------|--|--|--|
| PARTID_D                                        | RES0                                  |  |  |  |
| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |  |  |  |

#### Bits [63:48]

Reserved, res0.

#### PMG\_D, bits [47:40]

Performance monitoring group property for PARTID D.

The reset behavior of this field is:

 On a Warm reset, this field resets to an architecturally unknown value.

#### Bits [39:32]

Reserved, res0.

#### **PARTID\_D**, bits [31:16]

Partition ID for requests issued due to the execution at any Exception level of SME load and store instructions and, when the PE is in Streaming SVE mode, SVE and SIMD&FP load and store instructions and SVE prefetch instructions.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Bits [15:0]

Reserved, res0.

## Accessing MPAMSM\_EL1

None of the fields in this register are permitted to be cached in a TLB.

Accesses to this register use the following encodings in the System register encoding space:

# MRS <Xt>, MPAMSM\_EL1

| op( | ) | op1   | CRn    | CRm    | op2   |
|-----|---|-------|--------|--------|-------|
| 0b1 | 1 | 0b000 | 0b1010 | 0b0101 | 0b011 |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if HaveEL(EL3) && MPAM3_EL3.TRAPLOWER == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    elsif EL2Enabled() && MPAM2_EL2.EnMPAMSM == '0'
then
        AArch64.SystemAccessTrap(EL2, 0x18);
    else
        X[t, 64] = MPAMSM\_EL1;
elsif PSTATE.EL == EL2 then
    if HaveEL(EL3) && MPAM3_EL3.TRAPLOWER == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        X[t, 64] = MPAMSM\_EL1;
elsif PSTATE.EL == EL3 then
    X[t, 64] = MPAMSM\_EL1;
```

# MSR MPAMSM\_EL1, <Xt>

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b000 | 0b1010 | 0b0101 | 0b011 |

```
if PSTATE.EL == EL0 then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if HaveEL(EL3) && MPAM3_EL3.TRAPLOWER == '1' then
        if Halted() && EDSCR.SDD == '1' then
```

```
UNDEFINED;
         else
    AArch64.SystemAccessTrap(EL3, 0x18);
elsif EL2Enabled() && MPAM2_EL2.EnMPAMSM == '0'
then
         AArch64.SystemAccessTrap(EL2, 0x18);
    else
         MPAMSM\_EL1 = X[t, 64];
elsif PSTATE.EL == EL2 then
    if HaveEL(EL3) && MPAM3_EL3.TRAPLOWER == '1' then
         if Halted() && EDSCR.SDD == '1' then
             UNDEFINED;
         else
             AArch64.SystemAccessTrap(EL3, 0x18);
    else
         MPAMSM\_EL1 = X[t, 64];
elsif PSTATE.EL == EL3 then
    MPAMSM\_EL1 = X[t, 64];
```

AArch32 Registers AArch64 Registers AArch32 Instructions AArch64 Instructions

Index by Encoding External Registers

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.