# PMSFCR\_EL1, Sampling Filter Control Register

The PMSFCR EL1 characteristics are:

## **Purpose**

Controls sample filtering. The filter is the logical AND of the FL, FT and FE bits. For example, if FE == 1 and FT == 1 only samples including the selected operation types and the selected events will be recorded

## **Configuration**

This register is present only when FEAT\_SPE is implemented. Otherwise, direct accesses to PMSFCR\_EL1 are undefined.

### **Attributes**

PMSFCR EL1 is a 64-bit register.

## Field descriptions

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

RESO

RESO

RESO

FD6nELFTFE

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

### Bits [63:19]

Reserved, res0.

### ST, bit [18]

Store filter enable

| ST  | Meaning                                                      |  |
|-----|--------------------------------------------------------------|--|
| 0b0 | Do not record store operations                               |  |
| 0b1 | Record all store operations, including vector stores and all |  |
|     | atomic operations                                            |  |

This bit is ignored by the PE when PMSFCR EL1.FT == 0.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

### LD, bit [17]

Load filter enable

| LD  | Meaning                                                                                   |
|-----|-------------------------------------------------------------------------------------------|
| 0b0 | Do not record load operations                                                             |
| 0b1 | Record all load operations, including vector loads and atomic operations that return data |

This bit is ignored by the PE when PMSFCR EL1.FT == 0.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

### B, bit [16]

Branch filter enable

| В   | Meaning                         |
|-----|---------------------------------|
| 0b0 | Do not record branch and        |
|     | exception return operations     |
| 0b1 | Record all branch and exception |
|     | return operations               |

This bit is ignored by the PE when PMSFCR EL1.FT == 0.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

### Bits [15:5]

Reserved, res0.

# FDS, bit [4] When FEAT\_SPE\_FDS is implemented:

Filter by Data Source.

| FDS | Meaning                                                                                                                                                                |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0b0 | Data Source filtering disabled.                                                                                                                                        |
| 0b1 | Data Source filtering enabled. Samples of load instructions reporting a Data Source not selected by <a href="mailto:PMSDSFR_EL1">PMSDSFR_EL1</a> will not be recorded. |

If PMSFCR\_EL1.FDS == 1 and <u>PMSDSFR\_EL1</u> is zero, then no load operations with a Data Source will be recorded.

Load operations without a Data Source and other sampled operations are unaffected by this field.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Otherwise:

Reserved, res0.

# FnE, bit [3] When FEAT SPEv1p2 is implemented:

Filter by event, inverted.

| FnE | Meaning                                                                                                                 |  |
|-----|-------------------------------------------------------------------------------------------------------------------------|--|
| 0b0 | Inverted event filtering disabled.                                                                                      |  |
| 0b1 | Inverted event filtering enabled. Samples including the events selected by <a href="PMSNEVFR EL1">PMSNEVFR EL1</a> will |  |
|     | not be recorded.                                                                                                        |  |

If any of the following are true, it is constrained unpredictable whether no samples are recorded or the PE behaves as if  $PMSFCR\ EL1.FnE == 0$ :

- PMSFCR EL1.FnE == 1 and <u>PMSNEVFR EL1</u> is zero.
- PMSFCR\_EL1.FnE == 1, PMSFCR\_EL1.FE == 1, and there exists a value x such that <u>PMSEVFR\_EL1</u>.E[x] == 1 and <u>PMSNEVFR\_EL1</u>.E[x] == 1.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

### Otherwise:

Reserved, res0.

#### FL, bit [2]

Filter by latency

| FL | Meaning |  |
|----|---------|--|
|    |         |  |

| 0b0 | Latency filtering disabled         |  |  |  |
|-----|------------------------------------|--|--|--|
| 0b1 | Latency filtering enabled. Samples |  |  |  |
|     | with a total latency less than     |  |  |  |
|     | PMSLATFR EL1.MINLAT will not       |  |  |  |
|     | be recorded                        |  |  |  |

If this field is set to 1 and PMSLATFR\_EL1.MINLAT is set to zero, it is constrained unpredictable whether no samples are recorded or the PE behaves as if PMSFCR EL1.FL is set to 0

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

### FT, bit [1]

Filter by operation type. The filter is the logical OR of the ST, LD and B bits. For example, if LD and ST are both set, both load and store operations are recorded

| FT  | Meaning                             |  |  |
|-----|-------------------------------------|--|--|
| 0b0 | Type filtering disabled             |  |  |
| 0b1 | Type filtering enabled. Samples not |  |  |
|     | one of the selected operation types |  |  |
|     | will not be recorded                |  |  |

If this field is set to 1 and the PMSFCR\_EL1.{ST, LD, B} bits are all set to zero, it is constrained unpredictable whether no samples are recorded or the PE behaves as if PMSFCR\_EL1.FT is set to 0

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

### **FE, bit [0]**

Filter by event.

| FE  | Meaning                                                                                                                                  |
|-----|------------------------------------------------------------------------------------------------------------------------------------------|
| 0b0 | Event filtering disabled.                                                                                                                |
| 0b1 | Event filtering enabled. Samples not including the events selected by <a href="mailto:PMSEVFR_EL1">PMSEVFR_EL1</a> will not be recorded. |

If any of the following are true, it is constrained unpredictable whether no samples are recorded or the PE behaves as if PMSFCR EL1.FE == 0:

- PMSFCR EL1.FE == 1 and PMSEVFR EL1 is zero.
- FEAT\_SPEv1p2 is implemented, PMSFCR\_EL1.FnE == 1, PMSFCR\_EL1.FE == 1, and there exists a value x such that PMSEVFR\_EL1.E[x] == 1 and PMSNEVFR\_EL1.E[x] == 1.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

## Accessing PMSFCR\_EL1

Accesses to this register use the following encodings in the System register encoding space:

## MRS <Xt>, PMSFCR EL1

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b000 | 0b1001 | 0b1001 | 0b100 |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && (MDCR_EL3.NSPB[0] == '0' |
MDCR_EL3.NSPB[1] != SCR_EL3.NS |
(IsFeatureImplemented(FEAT RME) && MDCR EL3.NSPBE !=
SCR_EL3.NSE)) then
        UNDEFINED;
    elsif EL2Enabled() &&
IsFeatureImplemented(FEAT_FGT) && (!HaveEL(EL3) | |
SCR_EL3.FGTEn == '1') && HDFGRTR_EL2.PMSFCR_EL1 ==
'1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && MDCR_EL2.TPMS == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && (MDCR_EL3.NSPB[0] == '0' |
MDCR_EL3.NSPB[1] != SCR_EL3.NS |
(IsFeatureImplemented(FEAT_RME) && MDCR_EL3.NSPBE !=
SCR_EL3.NSE)) then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
        X[t, 64] = PMSFCR\_EL1;
elsif PSTATE.EL == EL2 then
```

```
if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION DEFINED "EL3 trap priority
when SDD == '1'" && (MDCR_EL3.NSPB[0] == '0' |
MDCR_EL3.NSPB[1] != SCR_EL3.NS |
(IsFeatureImplemented(FEAT_RME) && MDCR_EL3.NSPBE !=
SCR EL3.NSE)) then
        UNDEFINED;
    elsif HaveEL(EL3) && (MDCR_EL3.NSPB[0] == '0' |
MDCR_EL3.NSPB[1] != SCR_EL3.NS |
(IsFeatureImplemented(FEAT RME) && MDCR EL3.NSPBE !=
SCR_EL3.NSE)) then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        X[t, 64] = PMSFCR\_EL1;
elsif PSTATE.EL == EL3 then
    X[t, 64] = PMSFCR EL1;
```

## MSR PMSFCR\_EL1, <Xt>

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b000 | 0b1001 | 0b1001 | 0b100 |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && (MDCR_EL3.NSPB[0] == '0' |
MDCR_EL3.NSPB[1] != SCR_EL3.NS |
(IsFeatureImplemented(FEAT_RME) && MDCR_EL3.NSPBE !=
SCR_EL3.NSE)) then
        UNDEFINED;
    elsif EL2Enabled() &&
IsFeatureImplemented(FEAT_FGT) && (!HaveEL(EL3) | |
SCR_EL3.FGTEn == '1') && HDFGWTR_EL2.PMSFCR_EL1 ==
'1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && MDCR_EL2.TPMS == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && (MDCR_EL3.NSPB[0] == '0' |
MDCR_EL3.NSPB[1] != SCR_EL3.NS ||
(IsFeatureImplemented(FEAT_RME) && MDCR_EL3.NSPBE !=
SCR_EL3.NSE)) then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        PMSFCR\_EL1 = X[t, 64];
elsif PSTATE.EL == EL2 then
```

```
if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION DEFINED "EL3 trap priority
when SDD == '1'" && (MDCR_EL3.NSPB[0] == '0' || MDCR_EL3.NSPB[1] != SCR_EL3.NS ||
(IsFeatureImplemented(FEAT_RME) && MDCR_EL3.NSPBE !=
SCR EL3.NSE)) then
        UNDEFINED;
    elsif HaveEL(EL3) && (MDCR_EL3.NSPB[0] == '0' |
MDCR_EL3.NSPB[1] != SCR_EL3.NS |
(IsFeatureImplemented(FEAT RME) && MDCR EL3.NSPBE !=
SCR_EL3.NSE)) then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
             AArch64.SystemAccessTrap(EL3, 0x18);
    else
        PMSFCR\_EL1 = X[t, 64];
elsif PSTATE.EL == EL3 then
    PMSFCR EL1 = X[t, 64];
```

AArch32 Registers AArch64 Registers AArch32 Instructions AArch64
Instructions

Index by Encoding External Registers

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.