# PMXEVTYPER\_ELO, Performance Monitors Selected Event Type Register

The PMXEVTYPER EL0 characteristics are:

### **Purpose**

When <u>PMSELR\_ELO</u>.SEL selects an event counter, this accesses a <u>PMEVTYPER<n>\_ELO</u> register. When <u>PMSELR\_ELO</u>.SEL selects the cycle counter, this accesses <u>PMCCFILTR\_ELO</u>.

### **Configuration**

AArch64 System register PMXEVTYPER\_EL0 bits [31:0] are architecturally mapped to AArch32 System register PMXEVTYPER[31:0].

This register is present only when FEAT\_PMUv3 is implemented. Otherwise, direct accesses to PMXEVTYPER EL0 are undefined.

### **Attributes**

PMXEVTYPER EL0 is a 64-bit register.

## Field descriptions

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

Event type register or PMCCFILTR\_EL0

Event type register or PMCCFILTR EL0

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

#### Bits [63:0]

When  $\underline{PMSELR\_EL0}$ .SEL == 31, this register accesses  $\underline{PMCCFILTR\_EL0}$ .

Otherwise, this register accesses  $\underline{PMEVTYPER < n > \underline{EL0}}$  where n is the value in  $\underline{PMSELR\ EL0}$ .SEL.

The reset behavior of this field is:

 On a Warm reset, this field resets to an architecturally unknown value.

### Accessing PMXEVTYPER\_EL0

If FEAT\_FGT is implemented, and <u>PMSELR\_ELO</u>.SEL is not 31 and is greater than or equal to the number of accessible event counters, then the behavior of permitted reads and writes of <u>PMXEVTYPER\_ELO</u> is as follows:

- If <a href="PMSELR\_EL0">PMSELR\_EL0</a>. SEL selects an unimplemented event counter, the access is undefined.
- Otherwise, the access is trapped to EL2.

If FEAT\_FGT is not implemented, and <u>PMSELR\_ELO</u>.SEL is not 31 and is greater than or equal to the number of accessible event counters, then reads and writes of <u>PMXEVTYPER\_ELO</u> are constrained unpredictable, and the following behaviors are permitted:

- Accesses to the register are undefined.
- Accesses to the register behave as RAZ/WI.
- Accesses to the register execute as a NOP.
- Accesses to the register behave as if <a href="PMSELR\_EL0">PMSELR\_EL0</a>. SEL has an unknown value less than the number of event counters accessible at the current Exception level and Security state.
- Accesses to the register behave as if PMSELR EL0.SEL is 31.
- If EL2 is implemented and enabled in the current Security state, <u>PMSELR EL0</u> is less than the number of implemented event counters, accesses from EL1 or permitted accesses from EL0 are trapped to EL2.

PMXEVTYPER\_EL0 reads-as-zero and ignores writes if all of the following are true:

- FEAT PMUv3p9 is implemented.
- PSTATE.EL == EL0.
- PMUSERENR ELO.UEN == 1.
- Any of the following are true:
  - PMSELR\_EL0.SEL != 31 and
     PMUACR\_EL1.P<UInt(PMSELR\_EL0.SEL)> == 0.
  - PMSELR EL0.SEL == 31 and PMUACR EL1.C == 0.

PMXEVTYPER EL0 ignores writes if all of the following are true:

- FEAT PMUv3p9 is implemented.
- PSTATE.EL == EL0.
- PMUSERENR ELO.UEN == 1.
- Any of the following are true:
  - PMSELR EL0.SEL != 31 and PMUACR EL1.ER == 1.
  - PMSELR EL0.SEL == 31 and PMUACR EL1.CR == 1.

#### Note

In EL0, an access is permitted if it is enabled by <u>PMUSERENR EL0</u>.{UEN,EN}.

If EL2 is implemented and enabled in the current Security state, in EL1 and EL0, <a href="MDCR\_EL2">MDCR\_EL2</a>. HPMN identifies the number of accessible event counters. Otherwise, the number of accessible event counters is the number of implemented event counters. For more information, see MDCR\_EL2. HPMN.

Accesses to this register use the following encodings in the System register encoding space:

## MRS <Xt>, PMXEVTYPER EL0

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b011 | 0b1001 | 0b1101 | 0b001 |

```
if UInt(PMSELR ELO.SEL) != 31 &&
UInt(PMSELR ELO.SEL) >= NUM PMU COUNTERS then
    if IsFeatureImplemented(FEAT_FGT) then
        UNDEFINED;
    else
ConstrainUnpredictableProcedure(Unpredictable PMUEVENTCOUNTER);
elsif PSTATE.EL == ELO then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && MDCR EL3.TPM == '1' then
        UNDEFINED;
    elsif PMUSERENR_ELO.EN == '0' then
        if EL2Enabled() && HCR_EL2.TGE == '1' then
            AArch64.SystemAccessTrap(EL2, 0x18);
            AArch64.SystemAccessTrap(EL1, 0x18);
    elsif EL2Enabled() && HCR_EL2.<E2H,TGE> != '11'
&& IsFeatureImplemented(FEAT FGT) && (!HaveEL(EL3)
| SCR_EL3.FGTEn == '1') &&
HDFGRTR_EL2.PMEVTYPERn_EL0 == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && MDCR_EL2.TPM == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && UInt(PMSELR_EL0.SEL) != 31
&& UInt(PMSELR ELO.SEL) >=
AArch64.GetNumEventCountersAccessible() then
        if !IsFeatureImplemented(FEAT_FGT) then
ConstrainUnpredictableProcedure(Unpredictable_PMUEVENTCOUNTER);
        else
            AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && MDCR_EL3.TPM == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
```

```
AArch64.SystemAccessTrap(EL3, 0x18);
    elsif UInt(PMSELR_EL0.SEL) == 31 then
        X[t, 64] = PMCCFILTR ELO;
    else
        X[t, 64] =
PMEVTYPER ELO[UInt(PMSELR ELO.SEL)];
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && MDCR EL3.TPM == '1' then
        UNDEFINED;
    elsif EL2Enabled() &&
IsFeatureImplemented(FEAT FGT) && (!HaveEL(EL3) | |
SCR EL3.FGTEn == '1') && HDFGRTR EL2.PMEVTYPERn EL0
== '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && MDCR_EL2.TPM == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && UInt(PMSELR_EL0.SEL) != 31
&& UInt(PMSELR ELO.SEL) >=
AArch64.GetNumEventCountersAccessible() then
        if !IsFeatureImplemented(FEAT_FGT) then
ConstrainUnpredictableProcedure(Unpredictable PMUEVENTCOUNTER);
        else
            AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && MDCR_EL3.TPM == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED:
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    elsif UInt(PMSELR_ELO.SEL) == 31 then
        X[t, 64] = PMCCFILTR\_EL0;
    else
        X[t, 64] =
PMEVTYPER_EL0[UInt (PMSELR_EL0.SEL)];
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && MDCR_EL3.TPM == '1' then
        UNDEFINED;
    elsif HaveEL(EL3) && MDCR EL3.TPM == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    elsif UInt(PMSELR_ELO.SEL) == 31 then
        X[t, 64] = PMCCFILTR\_EL0;
    else
        X[t, 64] =
PMEVTYPER_EL0 [UInt (PMSELR_EL0.SEL)];
elsif PSTATE.EL == EL3 then
    if UInt(PMSELR_ELO.SEL) == 31 then
        X[t, 64] = PMCCFILTR\_EL0;
    else
        X[t, 64] =
PMEVTYPER_EL0[UInt(PMSELR_EL0.SEL)];
```

## MSR PMXEVTYPER EL0, <Xt>

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b011 | 0b1001 | 0b1101 | 0b001 |

```
if UInt(PMSELR_ELO.SEL) != 31 &&
UInt(PMSELR_ELO.SEL) >= NUM_PMU_COUNTERS then
    if IsFeatureImplemented(FEAT FGT) then
        UNDEFINED;
    else
ConstrainUnpredictableProcedure(Unpredictable_PMUEVENTCOUNTER);
elsif PSTATE.EL == ELO then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION DEFINED "EL3 trap priority
when SDD == '1'" && MDCR EL3.TPM == '1' then
        UNDEFINED;
    elsif PMUSERENR_ELO.EN == '0' then
        if EL2Enabled() && HCR_EL2.TGE == '1' then
            AArch64.SystemAccessTrap(EL2, 0x18);
        else
            AArch64.SystemAccessTrap(EL1, 0x18);
    elsif EL2Enabled() && HCR_EL2.<E2H,TGE> != '11'
&& IsFeatureImplemented(FEAT_FGT) && (!HaveEL(EL3)
|| SCR EL3.FGTEn == '1') &&
HDFGWTR EL2.PMEVTYPERn EL0 == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && MDCR_EL2.TPM == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && UInt(PMSELR_EL0.SEL) != 31
&& UInt(PMSELR_ELO.SEL) >=
AArch64.GetNumEventCountersAccessible() then
        if !IsFeatureImplemented(FEAT_FGT) then
ConstrainUnpredictableProcedure(Unpredictable_PMUEVENTCOUNTER);
            AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && MDCR_EL3.TPM == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    elsif UInt(PMSELR_ELO.SEL) == 31 then
        PMCCFILTR\_EL0 = X[t, 64];
    else
        PMEVTYPER_EL0[UInt(PMSELR_EL0.SEL)] = X[t,
64];
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && MDCR EL3.TPM == '1' then
        UNDEFINED;
    elsif EL2Enabled() &&
IsFeatureImplemented(FEAT_FGT) && (!HaveEL(EL3) | |
SCR_EL3.FGTEn == '1') && HDFGWTR_EL2.PMEVTYPERn_EL0
== '1' then
```

```
AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && MDCR_EL2.TPM == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && UInt(PMSELR_EL0.SEL) != 31
&& UInt(PMSELR ELO.SEL) >=
AArch64.GetNumEventCountersAccessible() then
        if !IsFeatureImplemented(FEAT_FGT) then
ConstrainUnpredictableProcedure(Unpredictable_PMUEVENTCOUNTER);
        else
            AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && MDCR EL3.TPM == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED:
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    elsif UInt(PMSELR_ELO.SEL) == 31 then
        PMCCFILTR_EL0 = X[t, 64];
    else
        PMEVTYPER ELO[UInt(PMSELR ELO.SEL)] = X[t,
641;
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && MDCR_EL3.TPM == '1' then
        UNDEFINED;
    elsif HaveEL(EL3) && MDCR EL3.TPM == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED:
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    elsif UInt(PMSELR_EL0.SEL) == 31 then
        PMCCFILTR_EL0 = X[t, 64];
    else
        PMEVTYPER_ELO[UInt(PMSELR_ELO.SEL)] = X[t,
641;
elsif PSTATE.EL == EL3 then
    if UInt(PMSELR ELO.SEL) == 31 then
        PMCCFILTR_EL0 = X[t, 64];
    else
        PMEVTYPER_EL0[UInt(PMSELR_EL0.SEL)] = X[t,
64];
```

AArch32 Registers AArch64 Registers

AArch32 Instructions AArch64 Instructions

Index by Encoding

External Registers

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.