AArch64
Instructions

Index by Encoding

External Registers

# RGSR\_EL1, Random Allocation Tag Seed Register.

The RGSR EL1 characteristics are:

## **Purpose**

Random Allocation Tag Seed Register.

## **Configuration**

This register is present only when FEAT\_MTE2 is implemented. Otherwise, direct accesses to RGSR EL1 are undefined.

When <u>GCR\_EL1</u>.RRND==0b1, updates to RGSR\_EL1 are implementation-specific.

When <u>GCR\_EL1</u>.RRND==0b0, direct and indirect reads and writes to the register appear to occur in program order relative to other instructions, without the need for any explicit synchronization.

### **Attributes**

RGSR EL1 is a 64-bit register.

## Field descriptions

## When $GCR_EL1.RRND == 0$ :

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

|                         | RES0                                          |   |     |    |                      |               |               |   |               |
|-------------------------|-----------------------------------------------|---|-----|----|----------------------|---------------|---------------|---|---------------|
| RES0                    | SEED                                          |   | RES | 50 |                      |               | TA            | G |               |
| 21 20 20 20 27 26 25 24 | 22 22 21 20 10 10 17 16 15 14 12 12 11 10 0 0 | 7 |     |    | $\overline{\Lambda}$ | $\overline{}$ | $\overline{}$ | 1 | $\overline{}$ |

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

#### Bits [63:24]

Reserved, res0.

#### **SEED, bits [23:8]**

Seed register used for generating values returned by RandomAllocationTag().

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Bits [7:4]

Reserved, res0.

#### **TAG, bits [3:0]**

Tag generated by the most recent IRG instruction.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Otherwise:

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

| RES0                    | SEED                                          |   |     |    |   |   |    |   |                |
|-------------------------|-----------------------------------------------|---|-----|----|---|---|----|---|----------------|
|                         | SEED                                          |   | RES | 50 |   |   | TA | G |                |
| 31 30 29 28 27 26 25 24 | 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 | 7 | 6   | 5  | 4 | 3 | 7  | 1 | $\overline{0}$ |

#### Bits [63:56]

Reserved, res0.

#### **SEED, bits [55:8]**

implementation defined.

#### **Note**

Software is recommended to avoid writing SEED[15:0] with a value of zero, unless this has been generated by the PE in response to an earlier value with SEED being nonzero.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Bits [7:4]

Reserved, res0.

#### **TAG, bits [3:0]**

Tag generated by the most recent IRG instruction.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

## **Accessing RGSR EL1**

Accesses to this register use the following encodings in the System register encoding space:

# MRS <Xt>, RGSR\_EL1

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b000 | 0b0001 | 0b0000 | 0b101 |

```
if PSTATE.EL == ELO then
   UNDEFINED:
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && SCR EL3.ATA == '0' then
        UNDEFINED;
    elsif EL2Enabled() && HCR_EL2.ATA == '0' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && SCR EL3.ATA == '0' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        X[t, 64] = RGSR EL1;
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION DEFINED "EL3 trap priority
when SDD == '1'" && SCR EL3.ATA == '0' then
        UNDEFINED;
    elsif HaveEL(EL3) && SCR_EL3.ATA == '0' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
        X[t, 64] = RGSR\_EL1;
elsif PSTATE.EL == EL3 then
    X[t, 64] = RGSR\_EL1;
```

## MSR RGSR EL1, <Xt>

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b000 | 0b0001 | 0b0000 | 0b101 |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && SCR_EL3.ATA == '0' then
        UNDEFINED;
    elsif EL2Enabled() && HCR_EL2.ATA == '0' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && SCR EL3.ATA == '0' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        RGSR\_EL1 = X[t, 64];
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && SCR_EL3.ATA == '0' then
        UNDEFINED;
    elsif HaveEL(EL3) && SCR_EL3.ATA == '0' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        RGSR\_EL1 = X[t, 64];
elsif PSTATE.EL == EL3 then
    RGSR\_EL1 = X[t, 64];
```

AArch32 Registers AArch64 Registers AArch32 Instructions AArch64 Instructions Index by Encoding External Registers

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.