AArch32 Instructions AArch64 Instructions Index by Encoding External Registers

# TLBIP VAE3, TLBIP VAE3NXS, TLB Invalidate Pair by VA, EL3

The TLBIP VAE3, TLBIP VAE3NXS characteristics are:

# **Purpose**

If EL3 is implemented, invalidates cached copies of translation table entries from TLBs that meet all the following requirements:

- The entry is a 128-bit stage 1 translation table entry, from any level of the translation table walk.
  - Or the entry is 64-bit a stage 1 translation table entry, from any level of the translation table walk, if TTL[3:2] is 0b00.
- The entry would be used to translate the specified VA using the EL3 translation regime.

The invalidation applies to the PE that executes this System instruction.

If FEAT\_XS is implemented, the nXS variant of this System instruction is defined.

Both variants perform the same invalidation, but the TLBI System instruction without the nXS qualifier waits for all memory accesses using in-scope old translation information to complete before it is considered complete.

The TLBI System instruction with the nXS qualifier is considered complete when the subset of these memory accesses with XS attribute set to 0 are complete.

# **Configuration**

This instruction is present only when FEAT\_D128 is implemented. Otherwise, direct accesses to TLBIP VAE3, TLBIP VAE3NXS are undefined.

# **Attributes**

TLBIP VAE3, TLBIP VAE3NXS is a 128-bit System instruction.

### Field descriptions

| 127           | 12712612512412312212112011911811711611511411311211111010910810710610510410310210110099989796 |    |    |    |    |    |    |    |    |           |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |      |
|---------------|----------------------------------------------------------------------------------------------|----|----|----|----|----|----|----|----|-----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|------|
| RES0          |                                                                                              |    |    |    |    |    |    |    |    | VA[55:12] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |      |
| 95            | 94                                                                                           | 93 | 92 | 91 | 90 | 89 | 88 | 87 | 86 | 85        | 84 | 83 | 82 | 81 | 80 | 79 | 78 | 77 | 76 | 75 | 74 | 73 | 72 | 71 | 70 | 69 | 68 | 676 | 566 | 5564 |
|               | VA[55:12]                                                                                    |    |    |    |    |    |    |    |    |           |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |      |
| 63            | 62                                                                                           | 61 | 60 | 59 | 58 | 57 | 56 | 55 | 54 | 53        | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 353 | 343 | 332  |
| RESO TTL RESO |                                                                                              |    |    |    |    |    |    |    |    |           |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |      |
| 31            | 30                                                                                           | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21        | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3   | 2   | 1 0  |
| RESO          |                                                                                              |    |    |    |    |    |    |    |    |           |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |      |

#### Bits [127:108]

Reserved, res0.

#### VA[55:12], bits [107:64]

Bits[55:12] of the virtual address to match. Any appropriate TLB entries that match the ASID value (if appropriate) and VA will be affected by this System instruction.

The treatment of the low-order bits of this field depends on the translation granule size, as follows:

- Where a 4KB translation granule is being used, all bits are valid and used for the invalidation.
- Where a 16KB translation granule is being used, bits [1:0] of this field are res0 and ignored when the instruction is executed, because VA[13:12] have no effect on the operation of the instruction.
- Where a 64KB translation granule is being used, bits [3:0] of this field are res0 and ignored when the instruction is executed, because VA[15:12] have no effect on the operation of the instruction.

#### Bits [63:48]

Reserved, res0.

# TTL, bits [47:44] When FEAT TTL is implemented:

Translation Table Level. Indicates the level of the translation table walk that holds the leaf entry for the address being invalidated.

| TTL    | Meaning                         |  |  |  |  |  |  |
|--------|---------------------------------|--|--|--|--|--|--|
| 0b00xx | No information supplied as to   |  |  |  |  |  |  |
|        | the translation table level.    |  |  |  |  |  |  |
|        | Hardware must assume that the   |  |  |  |  |  |  |
|        | entry can be from any level. In |  |  |  |  |  |  |
|        | this case, TTL<1:0> is res0.    |  |  |  |  |  |  |

Ob01xx The entry comes from a 4KB

translation granule. The level of walk for the leaf level <code>Obxx</code> is

encoded as:

oboo: If FEAT\_LPA2 is implemented, level 0.

Otherwise, treat as if TTL<3:2>

is 0b00.

0b01: Level 1.

0b10: Level 2.

0b11: Level 3.

Obloxx The entry comes from a 16KB

translation granule. The level of walk for the leaf level <code>Obxx</code> is

encoded as:

0b00: Reserved. Treat as if

TTL<3:2> is 0b00.

0b01 : If FEAT\_LPA2 is

implemented, level 1.

Otherwise, treat as if TTL<3:2>

is 0b00.

0b10: Level 2.

0b11: Level 3.

Oblin The entry comes from a 64KB

translation granule. The level of walk for the leaf level <code>Obxx</code> is

encoded as:

0b00: Reserved. Treat as if

TTL < 3:2 > is 0b00.

0b01 : Level 1. 0b10 : Level 2.

0b11: Level 3.

If an incorrect value of the TTL field is specified for the entry being invalidated by the instruction, then no entries are required by the architecture to be invalidated from the TLB.

#### Otherwise:

Reserved, res0.

#### Bits [43:0]

Reserved, res0.

# **Executing TLBIP VAE3, TLBIP VAE3NXS**

Accesses to this instruction use the following encodings in the System instruction encoding space:

# TLBIP VAE3{, <Xt>, <Xt2>}

| op0  | op1   | CRn    | CRm    | op2   |  |  |  |
|------|-------|--------|--------|-------|--|--|--|
| 0b01 | 0b110 | 0b1000 | 0b0111 | 0b001 |  |  |  |

```
if PSTATE.EL == EL0 then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    UNDEFINED;
elsif PSTATE.EL == EL2 then
    UNDEFINED;
elsif PSTATE.EL == EL3 then
    AArch64.TLBIP_VA(SecurityStateAtEL(EL3),
Regime_EL3, VMID_NONE, Shareability_NSH,
TLBILevel_Any, TLBI_AllAttr, X[t2, 64]:X[t, 64]);
```

# TLBIP VAE3NXS{, <Xt>, <Xt2>}

| op0  | op1   | CRn    | CRm    | op2   |  |  |  |
|------|-------|--------|--------|-------|--|--|--|
| 0b01 | 0b110 | 0b1001 | 0b0111 | 0b001 |  |  |  |

```
if !IsFeatureImplemented(FEAT_XS) then
        UNDEFINED;
elsif PSTATE.EL == EL0 then
        UNDEFINED;
elsif PSTATE.EL == EL1 then
        UNDEFINED;
elsif PSTATE.EL == EL2 then
        UNDEFINED;
elsif PSTATE.EL == EL3 then
        AArch64.TLBIP_VA(SecurityStateAtEL(EL3),
    Regime_EL3, VMID_NONE, Shareability_NSH,
    TLBILevel_Any, TLBI_ExcludeXS, X[t2, 64]:X[t, 64]);
```

AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright  $\hat{A}$  © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.