AArch32 Registers

External Registers

# TRBMPAM\_EL1, Trace Buffer MPAM **Configuration Register**

The TRBMPAM EL1 characteristics are:

### **Purpose**

Defines the PARTID, PMG, and MPAM SP values used by the trace buffer unit in external mode.

### Configuration

AArch64 System register TRBMPAM EL1 bits [63:0] are architecturally mapped to External register TRBMPAM EL1[63:0].

This register is present only when FEAT TRBE MPAM is implemented. Otherwise, direct accesses to TRBMPAM EL1 are undefined.

### **Attributes**

TRBMPAM EL1 is a 64-bit register.

## Field descriptions

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

| RES0           |                   |                |                   |     |      |   |   |   |   |   |   |   |
|----------------|-------------------|----------------|-------------------|-----|------|---|---|---|---|---|---|---|
| RES0           | ENMPAM_SP         | PMG            |                   | PAF | RTII | Ď |   |   |   |   |   |   |
| 31 30 29 28 27 | 26 25 24 23 22 21 | 20 19 18 17 16 | 15 14 13 12 11 10 | 9 8 | 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |

#### Bits [63:27]

Reserved, res0.

#### **EN, bit [26]**

Enable. Enables use of non-default MPAM values.

| EN  | Meaning                                 |
|-----|-----------------------------------------|
| 0b0 | Use default MPAM values.                |
| 0b1 | Use TRBMPAM_EL1.{PARTID, PMG, MPAM SP}. |

This field is ignored by the PE when SelfHostedTraceEnabled() == TRUE.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0.

### MPAM\_SP, bits [25:24]

Partition Identifier space. Selects the PARTID space.

| MPAM_SP | Meaning   | Applies<br>when |
|---------|-----------|-----------------|
| 0b00    | PARTID is | When Secure     |
|         | in the    | state is        |
|         | Secure    | implemented     |
|         | PARTID    | -               |
|         | space.    |                 |
| 0b01    | PARTID is |                 |
|         | in the    |                 |
|         | Non-      |                 |
|         | secure    |                 |
|         | PARTID    |                 |
|         | space.    |                 |
| 0b10    | PARTID is | When            |
|         | in the    | FEAT RME is     |
|         | Root      | implemented     |
|         | PARTID    | •               |
|         | space.    |                 |
| 0b11    | PARTID is | When            |
|         | in the    | FEAT RME is     |
|         | Realm     | implemented     |
|         | PARTID    | •               |
|         | space.    |                 |

All other values are reserved.

If the Trace Buffer Unit is using external mode and either TRBMPAM\_EL1.MPAM\_SP is set to reserved value, or the implementation defined authentication interface prohibits invasive debug of the Security state corresponding to the Partition Identifier space selected by TRBMPAM\_EL1.MPAM\_SP, then when the Trace Buffer Unit receives trace data from the trace unit, it does not write the trace data to memory and generates a trace buffer management event. That is, if any of the following apply:

- ExternalInvasiveDebugEnabled() == FALSE.
- Secure state is implemented, ExternalSecureInvasiveDebugEnabled() == FALSE and TRBMPAM EL1.MPAM SP is 0b00.
- FEAT\_RME is implemented, ExternalRootInvasiveDebugEnabled() == FALSE, and TRBMPAM EL1.MPAM SP is 0b10.

• FEAT\_RME is implemented, ExternalRealmInvasiveDebugEnabled() == FALSE, and TRBMPAM EL1.MPAM SP is 0b11.

This field is ignored by the PE when SelfHostedTraceEnabled() == TRUE.

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

#### PMG, bits [23:16]

Performance Monitoring Group. Selects the PMG.

Only sufficient low-order bits are required to represent the TRBDEVID1.PMG MAX. Higher-order bits are res0.

This field is ignored by the PE when SelfHostedTraceEnabled() == TRUE.

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

#### **PARTID**, bits [15:0]

Partition Identifier. Selects the PARTID.

Only sufficient low-order bits are required to represent the TRBDEVID1.PARTID MAX. Higher-order bits are res0.

This field is ignored by the PE when SelfHostedTraceEnabled() == TRUE.

The reset behavior of this field is:

• On a Cold reset, this field resets to an architecturally unknown value.

### Accessing TRBMPAM\_EL1

The PE might ignore a write to TRBMPAM\_EL1 if any of the following apply:

- <u>TRBLIMITR\_EL1</u>.E == 1, and either FEAT\_TRBE\_EXT is not implemented or the Trace Buffer Unit is using Self-hosted mode.
- <u>TRBLIMITR\_EL1</u>.XE == 1, FEAT\_TRBE\_EXT is implemented, and the Trace Buffer Unit is using External mode.

Accesses to this register use the following encodings in the System register encoding space:

# MRS <Xt>, TRBMPAM\_EL1

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b000 | 0b1001 | 0b1011 | 0b101 |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && (MDCR_EL3.NSTB[0] == '0' |
MDCR_EL3.NSTB[1] != SCR_EL3.NS |
(IsFeatureImplemented(FEAT_RME) && MDCR_EL3.NSTBE !=
SCR_EL3.NSE)) then
        UNDEFINED;
    elsif EL2Enabled() &&
IsFeatureImplemented(FEAT_FGT2) && HaveEL(EL3) &&
SCR\_EL3.FGTEn2 == '0' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() &&
IsFeatureImplemented(FEAT_FGT2) &&
HDFGRTR2_EL2.nTRBMPAM_EL1 == '0' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && MDCR_EL2.E2TB == 'x0' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && (MDCR_EL3.NSTB[0] == '0' |
MDCR_EL3.NSTB[1] != SCR_EL3.NS |
(IsFeatureImplemented(FEAT_RME) && MDCR_EL3.NSTBE !=
SCR_EL3.NSE)) then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        X[t, 64] = TRBMPAM\_EL1;
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && (MDCR_EL3.NSTB[0] == '0' |
MDCR_EL3.NSTB[1] != SCR_EL3.NS |
(IsFeatureImplemented(FEAT_RME) && MDCR_EL3.NSTBE !=
SCR_EL3.NSE)) then
        UNDEFINED;
    elsif HaveEL(EL3) && (MDCR_EL3.NSTB[0] == '0' |
MDCR_EL3.NSTB[1] != SCR_EL3.NS ||
(IsFeatureImplemented(FEAT_RME) && MDCR_EL3.NSTBE !=
SCR_EL3.NSE)) then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
```

```
else
     X[t, 64] = TRBMPAM_EL1;
elsif PSTATE.EL == EL3 then
     X[t, 64] = TRBMPAM_EL1;
```

## MSR TRBMPAM EL1, <Xt>

| op0  | op1   | CRn    | CRn CRm |       |
|------|-------|--------|---------|-------|
| 0b11 | 0b000 | 0b1001 | 0b1011  | 0b101 |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && (MDCR_EL3.NSTB[0] == '0' ||
MDCR_EL3.NSTB[1] != SCR_EL3.NS |
(IsFeatureImplemented(FEAT_RME) && MDCR_EL3.NSTBE !=
SCR_EL3.NSE)) then
        UNDEFINED;
    elsif EL2Enabled() &&
IsFeatureImplemented(FEAT_FGT2) && HaveEL(EL3) &&
SCR EL3.FGTEn2 == '0' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() &&
IsFeatureImplemented(FEAT_FGT2) &&
HDFGWTR2_EL2.nTRBMPAM_EL1 == '0' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && MDCR_EL2.E2TB == 'x0' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && (MDCR_EL3.NSTB[0] == '0' |
MDCR_EL3.NSTB[1] != SCR_EL3.NS |
(IsFeatureImplemented(FEAT_RME) && MDCR_EL3.NSTBE !=
SCR_EL3.NSE)) then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        TRBMPAM\_EL1 = X[t, 64];
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && (MDCR_EL3.NSTB[0] == '0' |
MDCR_EL3.NSTB[1] != SCR_EL3.NS |
(IsFeatureImplemented(FEAT_RME) && MDCR_EL3.NSTBE !=
SCR_EL3.NSE)) then
        UNDEFINED;
    elsif HaveEL(EL3) && (MDCR_EL3.NSTB[0] == '0' |
MDCR_EL3.NSTB[1] != SCR_EL3.NS |
(IsFeatureImplemented(FEAT_RME) && MDCR_EL3.NSTBE !=
SCR_EL3.NSE)) then
        if Halted() && EDSCR.SDD == '1' then
```

AArch32 Registers AArch64 Registers

AArch32 Instructions AArch64 Instructions Index by Encoding External Registers

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright  $\hat{A}$  © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.