AArch64
Instructions

Index by Encoding External Registers

# TRCCNTCTLR<n>, Counter Control Register <n>, n = 0 - 3

The TRCCNTCTLR<n> characteristics are:

### **Purpose**

Controls the operation of Counter < n >.

## **Configuration**

AArch64 System register TRCCNTCTLR<n> bits [31:0] are architecturally mapped to External register TRCCNTCTLR<n>[31:0].

This register is present only when FEAT\_ETE is implemented, FEAT\_TRC\_SR is implemented and UInt(TRCIDR5.NUMCNTR) > n. Otherwise, direct accesses to TRCCNTCTLR<n> are undefined.

#### **Attributes**

TRCCNTCTLR<n> is a 64-bit register.

## **Field descriptions**

| 6362616059585756555453525150 | 49       | 48      | 47         | 46 45 44 43 42 41 40 | 39         |
|------------------------------|----------|---------|------------|----------------------|------------|
|                              |          |         | RE         | S0                   |            |
| RES0                         | CNTCHAIN | RLDSELF | RLDEVENT_T | YPERESORLDEVENT_SEL  | CNTEVENT_T |
| 3130202827262524232221201018 | 17       | 16      | 15         | 1/13 12 11 10 0 8    | 7          |

#### Bits [63:18]

Reserved, res0.

#### CNTCHAIN, bit [17]

For TRCCNTCTLR3 and TRCCNTCTLR1, this field controls whether the Counter decrements when a reload event occurs for Counter <n-1>.

| CNTCHAIN | Meaning                                                                            |
|----------|------------------------------------------------------------------------------------|
| 060      | The Counter does not decrement when a reload event for Counter <n-1> occurs.</n-1> |

| 0b1 | Counter <n> decrements when a reload event for Counter <n-1> occurs. This concatenates Counter <n> and Counter <n-1>, to provide a larger count value.</n-1></n></n-1></n> |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

CNTCHAIN is not implemented for TRCCNTCTLR0 and TRCCNTCTLR2.

The reset behavior of this field is:

• On a Trace unit reset, this field resets to an architecturally unknown value.

#### RLDSELF, bit [16]

Controls whether a reload event occurs for the Counter, when the Counter reaches zero.

| RLDSELF | Meaning                       |
|---------|-------------------------------|
| 0b0     | Normal mode.                  |
|         | The Counter is in Normal      |
|         | mode.                         |
| 0b1     | Self-reload mode.             |
|         | The Counter is in Self-reload |
|         | mode.                         |

The reset behavior of this field is:

• On a Trace unit reset, this field resets to an architecturally unknown value.

#### RLDEVENT\_TYPE, bit [15]

Chooses the type of Resource Selector.

Selects an event, that when it occurs causes a reload event for Counter <n>.

| RLDEVENT_TYPE | Meaning                                  |  |
|---------------|------------------------------------------|--|
| 0b0           | A single Resource Selector.              |  |
|               | TRCCNTCTLR <n>.RLDEVENT.SEL[4:0]</n>     |  |
|               | selects the single Resource Selector,    |  |
|               | from 0-31, used to activate the resource |  |
|               | event.                                   |  |

| 0b1 | A Boolean-combined pair of Resource       |
|-----|-------------------------------------------|
|     | Selectors.                                |
|     | TRCCNTCTLR <n>.RLDEVENT.SEL[3:0]</n>      |
|     | selects the Resource Selector pair, from  |
|     | 0-15, that has a Boolean function that is |
|     | applied to it whose output is used to     |
|     | activate the resource event.              |
|     | TRCCNTCTLR <n>.RLDEVENT.SEL[4]</n>        |
|     | is res0.                                  |

The reset behavior of this field is:

• On a Trace unit reset, this field resets to an architecturally unknown value.

#### Bits [14:13]

Reserved, res0.

#### RLDEVENT\_SEL, bits [12:8]

Defines the selected Resource Selector or pair of Resource Selectors. TRCCNTCTLR<n>.RLDEVENT.TYPE controls whether TRCCNTCTLR<n>.RLDEVENT.SEL is the index of a single Resource Selector, or the index of a pair of Resource Selectors.

Selects an event, that when it occurs causes a reload event for Counter <n>.

If an unimplemented Resource Selector is selected using this field, the behavior of the resource event is unpredictable, and the resource event might fire or might not fire when the resources are not in the Paused state.

Selecting Resource Selector pair 0 using this field is unpredictable, and the resource event might fire or might not fire when the resources are not in the Paused state.

The reset behavior of this field is:

• On a Trace unit reset, this field resets to an architecturally unknown value.

#### **CNTEVENT TYPE, bit [7]**

Chooses the type of Resource Selector.

Selects an event, that when it occurs causes Counter <n> to decrement.

| 060 | A single Resource Selector. TRCCNTCTLR <n>.CNTEVENT.SEL[4:0] selects the single Resource Selector, from 0-31, used to activate the resource event.</n>                                                                                                                                 |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0b1 | A Boolean-combined pair of Resource Selectors.  TRCCNTCTLR <n>.CNTEVENT.SEL[3:0] selects the Resource Selector pair, from 0-15, that has a Boolean function that is applied to it whose output is used to activate the resource event.  TRCCNTCTLR<n>.CNTEVENT.SEL[4] is res0.</n></n> |

The reset behavior of this field is:

• On a Trace unit reset, this field resets to an architecturally unknown value.

#### Bits [6:5]

Reserved, res0.

#### **CNTEVENT SEL, bits [4:0]**

Defines the selected Resource Selector or pair of Resource Selectors. TRCCNTCTLR<n>.CNTEVENT.TYPE controls whether TRCCNTCTLR<n>.CNTEVENT.SEL is the index of a single Resource Selector, or the index of a pair of Resource Selectors.

Selects an event, that when it occurs causes Counter <n> to decrement.

If an unimplemented Resource Selector is selected using this field, the behavior of the resource event is unpredictable, and the resource event might fire or might not fire when the resources are not in the Paused state.

Selecting Resource Selector pair 0 using this field is unpredictable, and the resource event might fire or might not fire when the resources are not in the Paused state.

The reset behavior of this field is:

• On a Trace unit reset, this field resets to an architecturally unknown value.

## Accessing TRCCNTCTLR<n>

Must be programmed if  $\overline{TRCRSCTLR} < a > .GROUP == 0b0010$  and  $\overline{TRCRSCTLR} < a > .COUNTERS[n] == 1.$ 

Writes are constrained unpredictable if the trace unit is not in the Idle state.

Accesses to this register use the following encodings in the System register encoding space:

## MRS <Xt>, TRCCNTCTLR<m>; Where m = 0-3

| op0  | op1   | CRn    | CRm         | op2   |
|------|-------|--------|-------------|-------|
| 0b10 | 0b001 | 0b0000 | 0b01:m[1:0] | 0b101 |

```
integer m = UInt(CRm<1:0>);
if m >= NUM TRACE COUNTERS then
    UNDEFINED;
elsif PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && CPTR EL3.TTA == '1' then
        UNDEFINED;
    elsif CPACR EL1.TTA == '1' then
        AArch64.SystemAccessTrap(EL1, 0x18);
    elsif EL2Enabled() && CPTR_EL2.TTA == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() &&
IsFeatureImplemented(FEAT FGT) && (!HaveEL(EL3) | |
SCR_EL3.FGTEn == '1') && HDFGRTR_EL2.TRC == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && CPTR_EL3.TTA == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        X[t, 64] = TRCCNTCTLR[m];
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && CPTR EL3.TTA == '1' then
        UNDEFINED;
    elsif CPTR EL2.TTA == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && CPTR_EL3.TTA == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
        X[t, 64] = TRCCNTCTLR[m];
elsif PSTATE.EL == EL3 then
    if CPTR EL3.TTA == '1' then
        AArch64.SystemAccessTrap(EL3, 0x18);
```

```
else X[t, 64] = TRCCNTCTLR[m];
```

## MSR TRCCNTCTLR<m>, <Xt>; Where m = 0-3

| op0  | op1   | CRn    | CRm         | op2   |
|------|-------|--------|-------------|-------|
| 0b10 | 0b001 | 0b0000 | 0b01:m[1:0] | 0b101 |

```
integer m = UInt(CRm<1:0>);
if m >= NUM TRACE COUNTERS then
    UNDEFINED;
elsif PSTATE.EL == ELO then
    UNDEFINED:
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && CPTR EL3.TTA == '1' then
        UNDEFINED;
    elsif CPACR EL1.TTA == '1' then
        AArch64.SystemAccessTrap(EL1, 0x18);
    elsif EL2Enabled() && CPTR_EL2.TTA == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() &&
IsFeatureImplemented(FEAT_FGT) && (!HaveEL(EL3) | |
SCR EL3.FGTEn == '1') && HDFGWTR EL2.TRC == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && CPTR_EL3.TTA == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        TRCCNTCTLR[m] = X[t, 64];
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && CPTR EL3.TTA == '1' then
        UNDEFINED;
    elsif CPTR EL2.TTA == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && CPTR EL3.TTA == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        TRCCNTCTLR[m] = X[t, 64];
elsif PSTATE.EL == EL3 then
    if CPTR_EL3.TTA == '1' then
        AArch64.SystemAccessTrap(EL3, 0x18);
    else
        TRCCNTCTLR[m] = X[t, 64];
```

AArch32 Registers AArch64 Registers AArch32 Instructions AArch64 Instructions Index by Encoding

External Registers