# TRCIDR1, ID Register 1

The TRCIDR1 characteristics are:

### **Purpose**

Returns the tracing capabilities of the trace unit.

## **Configuration**

AArch64 System register TRCIDR1 bits [31:0] are architecturally mapped to External register TRCIDR1[31:0].

This register is present only when FEAT\_ETE is implemented and FEAT\_TRC\_SR is implemented. Otherwise, direct accesses to TRCIDR1 are undefined.

### **Attributes**

TRCIDR1 is a 64-bit register.

### Field descriptions

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

| RES0                    |                         |             |           |                  |             |  |  |  |
|-------------------------|-------------------------|-------------|-----------|------------------|-------------|--|--|--|
| DESIGNER                | RES0                    | RES1        | TRCARCHI  | <b>MARICARCH</b> | MIRNEVISION |  |  |  |
| 31 30 20 28 27 26 25 24 | 23 22 21 20 10 18 17 16 | 15 1/ 13 12 | 11 10 0 8 | 7 6 5 /          | 1 3 2 1 0   |  |  |  |

Bits [63:32]

Reserved, res0.

#### DESIGNER, bits [31:24]

Indicates which company designed the trace unit. The permitted values of this field are the same as <u>MIDR EL1</u>.Implementer.

Bits [23:16]

Reserved, res0.

Bits [15:12]

Reserved, res1.

#### TRCARCHMAJ, bits [11:8]

Major architecture version.

| TRCARCHMAJ | Meaning            |  |  |
|------------|--------------------|--|--|
| 0b1111     | If both TRCARCHMAJ |  |  |
|            | and TRCARCHMIN ==  |  |  |
|            | 0xF then refer to  |  |  |
|            | TRCDEVARCH.        |  |  |

All other values are reserved.

This field reads as 0b1111.

#### TRCARCHMIN, bits [7:4]

Minor architecture version.

| TRCARCHMIN | Meaning             |  |  |
|------------|---------------------|--|--|
| 0b1111     | If both TRCARCHMAJ  |  |  |
|            | and $TRCARCHMIN ==$ |  |  |
|            | 0xF then refer to   |  |  |
|            | TRCDEVARCH.         |  |  |

All other values are reserved.

This field reads as 0b1111.

#### **REVISION, bits [3:0]**

Implementation revision.

Returns an implementation defined value that identifies the revision of the trace unit.

Arm deprecates any use of this field and recommends that implementations set this field to zero.

## **Accessing TRCIDR1**

Accesses to this register use the following encodings in the System register encoding space:

# MRS <Xt>, TRCIDR1

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b10 | 0b001 | 0b0000 | 0b1001 | 0b111 |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION DEFINED "EL3 trap priority
when SDD == '1'" && CPTR EL3.TTA == '1' then
        UNDEFINED;
    elsif CPACR EL1.TTA == '1' then
        AArch64.SystemAccessTrap(EL1, 0x18);
    elsif EL2Enabled() && CPTR_EL2.TTA == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() &&
IsFeatureImplemented(FEAT_FGT) && (!HaveEL(EL3) | |
SCR EL3.FGTEn == '1') && HDFGRTR EL2.TRCID == '1'
then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && CPTR_EL3.TTA == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        X[t, 64] = TRCIDR1;
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && CPTR EL3.TTA == '1' then
        UNDEFINED;
    elsif CPTR EL2.TTA == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && CPTR_EL3.TTA == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        X[t, 64] = TRCIDR1;
elsif PSTATE.EL == EL3 then
    if CPTR_EL3.TTA == '1' then
        AArch64.SystemAccessTrap(EL3, 0x18);
        X[t, 64] = TRCIDR1;
```

AArch32 Registers AArch64 Registers AArch32 Instructions AArch64 Instructions Index by Encoding External Registers

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.