# TRCIDR5, ID Register 5

The TRCIDR5 characteristics are:

## **Purpose**

Returns the tracing capabilities of the trace unit.

## Configuration

AArch64 System register TRCIDR5 bits [31:0] are architecturally mapped to External register TRCIDR5[31:0].

This register is present only when FEAT\_ETE is implemented and FEAT\_TRC\_SR is implemented. Otherwise, direct accesses to TRCIDR5 are undefined.

### **Attributes**

TRCIDR5 is a 64-bit register.

## Field descriptions

| 63 62 61 60 59 5 | 8 57        | 56    | 55                | 54      | 535251504948 | 47464544 | 43 42 41 | 4039383736353 | 343332 |
|------------------|-------------|-------|-------------------|---------|--------------|----------|----------|---------------|--------|
|                  | RES0        |       |                   |         |              |          |          |               |        |
| OE NUMCN TIRUN   | <b>ISEQ</b> | BHADE | <b>EPOVERRIDE</b> | ATBTRIG | TRACEIDSIZE  | RES0     | NUMEXT   | INSENUMEXTI   | N      |
| 31 30 29 28 27 2 | 6 25        | 24    | 23                | 22      | 212019181716 | 15141312 | 11 10 9  | 8 7 6 5 4 3   | 2 1 0  |

#### Bits [63:32]

Reserved, res0.

#### **OE**, bit [31]

Indicates support for the ETE Trace Output Enable.

| OE  | Meaning                        |
|-----|--------------------------------|
| 0b0 | ETE Trace Output Enable is not |
|     | implemented.                   |
| 0b1 | ETE Trace Output Enable is     |
|     | implemented.                   |

When FEAT\_ETEv1p3 is implemented and when any implementation defined trace output interface is implemented, this field is 1.

This field has an implementation defined value.

Access to this field is **RO**.

### NUMCNTR, bits [30:28]

Indicates the number of Counters that are available for tracing.

| NUMCNTR | Meaning                     |
|---------|-----------------------------|
| 00000   | No Counters are available.  |
| 0b001   | One Counter implemented.    |
| 0b010   | Two Counters implemented.   |
| 0b011   | Three Counters implemented. |
| 0b100   | Four Counters implemented.  |

All other values are reserved.

If TRCIDR4.NUMRSPAIR == 0b0000 then this field is 0b000.

#### **NUMSEQSTATE**, bits [27:25]

Indicates if the Sequencer is implemented and the number of Sequencer states that are implemented.

| NUMSEQSTATE | Meaning                           |
|-------------|-----------------------------------|
| 00000       | The Sequencer is not implemented. |
| 0b100       | Four Sequencer                    |
|             | states are                        |
|             | implemented.                      |

All other values are reserved.

If TRCIDR4.NUMRSPAIR == 0b0000 then this field is 0b000.

#### Bit [24]

Reserved, res0.

#### LPOVERRIDE, bit [23]

Indicates support for Low-power Override Mode.

| LPOVERRIDE | Meaning                 |  |
|------------|-------------------------|--|
| 0b0        | The trace unit does not |  |
|            | support Low-power       |  |
|            | Override Mode.          |  |

| 0b1 | The trace unit supports |
|-----|-------------------------|
|     | Low-power Override      |
|     | Mode.                   |

#### ATBTRIG, bit [22]

Indicates if the implementation can support ATB triggers.

| ATBTRIG | Meaning                                           |
|---------|---------------------------------------------------|
| 0b0     | The implementation does not support ATB triggers. |
| 0b1     | The implementation                                |
|         | supports ATB triggers.                            |

If TRCIDR4.NUMRSPAIR == 0b0000 then this field is 0.

### TRACEIDSIZE, bits [21:16]

Indicates the trace ID width.

| TRACEIDSIZE | Meaning                |
|-------------|------------------------|
| 0b000000    | The external trace     |
|             | interface is not       |
|             | implemented.           |
| 0b000111    | The implementation     |
|             | supports a 7-bit trace |
|             | ID.                    |

All other values are reserved.

Note that AMBA ATB requires a 7-bit trace ID width.

### Bits [15:12]

Reserved, res0.

#### **NUMEXTINSEL**, bits [11:9]

Indicates how many External Input Selector resources are implemented.

| NUMEXTINSEL | Meaning              |
|-------------|----------------------|
| 0b000       | No External Input    |
|             | Selector resources   |
|             | are available.       |
| 0b001       | 1 External Input     |
|             | Selector resource is |
|             | available.           |

| 0b010 | 2 External Input<br>Selector resources<br>are available. |
|-------|----------------------------------------------------------|
| 0b011 | 3 External Input<br>Selector resources<br>are available. |
| 0b100 | 4 External Input<br>Selector resources<br>are available. |

All other values are reserved.

#### **NUMEXTIN, bits [8:0]**

Indicates how many External Inputs are implemented.

| NUMEXTIN    | Meaning           |
|-------------|-------------------|
| 0b111111111 | Unified PMU event |
|             | selection.        |

All other values are reserved.

## **Accessing TRCIDR5**

Accesses to this register use the following encodings in the System register encoding space:

# MRS <Xt>, TRCIDR5

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b10 | 0b001 | 0b0000 | 0b1101 | 0b111 |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && CPTR_EL3.TTA == '1' then
        UNDEFINED;
    elsif CPACR EL1.TTA == '1' then
       AArch64.SystemAccessTrap(EL1, 0x18);
    elsif EL2Enabled() && CPTR_EL2.TTA == '1' then
       AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() &&
IsFeatureImplemented(FEAT_FGT) && (!HaveEL(EL3) | |
SCR_EL3.FGTEn == '1') && HDFGRTR_EL2.TRCID == '1'
then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && CPTR_EL3.TTA == '1' then
```

```
if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        X[t, 64] = TRCIDR5;
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && CPTR EL3.TTA == '1' then
        UNDEFINED:
    elsif CPTR EL2.TTA == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && CPTR_EL3.TTA == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        X[t, 64] = TRCIDR5;
elsif PSTATE.EL == EL3 then
    if CPTR_EL3.TTA == '1' then
        AArch64.SystemAccessTrap(EL3, 0x18);
    else
        X[t, 64] = TRCIDR5;
```

AArch32 Registers AArch64 Registers AArch32 Instructions AArch64
Instructions

Index by Encoding External Registers

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.