# TRCSYNCPR, Synchronization Period Register

The TRCSYNCPR characteristics are:

### **Purpose**

Controls how often trace protocol synchronization requests occur.

## **Configuration**

AArch64 System register TRCSYNCPR bits [31:0] are architecturally mapped to External register TRCSYNCPR[31:0].

This register is present only when FEAT\_ETE is implemented and FEAT\_TRC\_SR is implemented. Otherwise, direct accesses to TRCSYNCPR are undefined.

### **Attributes**

TRCSYNCPR is a 64-bit register.

### Field descriptions

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

| RES0                                                                        |   |     |     |     |        |                |  |  |
|-----------------------------------------------------------------------------|---|-----|-----|-----|--------|----------------|--|--|
| RES0                                                                        |   |     |     |     | PERIOD |                |  |  |
| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 | 4 | . 3 | 3 2 | , - | 1      | $\overline{0}$ |  |  |

#### Bits [63:5]

Reserved, res0.

#### PERIOD, bits [4:0]

Defines the number of bytes of trace between each periodic trace protocol synchronization request.

| PERIOD  | Meaning                                     |
|---------|---------------------------------------------|
| 0b00000 | Trace protocol                              |
|         | synchronization is disabled.                |
| 0b01000 | Trace protocol                              |
|         | synchronization request                     |
|         | occurs after 2 <sup>8</sup> bytes of trace. |

| 0b01001  | Trace protocol synchronization request occurs after 2 <sup>9</sup> bytes of trace. |
|----------|------------------------------------------------------------------------------------|
| 0b01010  | Trace protocol synchronization request                                             |
|          | occurs after 2 <sup>10</sup> bytes of trace.                                       |
| 0b01011  | Trace protocol synchronization request occurs after 2 <sup>11</sup> bytes of       |
| 0b01100  | trace. Trace protocol                                                              |
| 0.001100 | synchronization request occurs after 2 <sup>12</sup> bytes of                      |
| 0b01101  | trace. Trace protocol                                                              |
|          | synchronization request                                                            |
|          | occurs after 2 <sup>13</sup> bytes of trace.                                       |
| 0b01110  | Trace protocol synchronization request                                             |
|          | occurs after 2 <sup>14</sup> bytes of trace.                                       |
| 0b01111  | Trace protocol synchronization request                                             |
|          | occurs after 2 <sup>15</sup> bytes of trace.                                       |
| 0b10000  | Trace protocol synchronization request                                             |
|          | occurs after 2 <sup>16</sup> bytes of trace.                                       |
| 0b10001  | Trace protocol synchronization request                                             |
|          | occurs after 2 <sup>17</sup> bytes of trace.                                       |
| 0b10010  | Trace protocol synchronization request                                             |
|          | occurs after 2 <sup>18</sup> bytes of trace.                                       |
| 0b10011  | Trace protocol synchronization request                                             |
|          | occurs after 2 <sup>19</sup> bytes of trace.                                       |
| 0b10100  | Trace protocol synchronization request                                             |
|          | occurs after 2 <sup>20</sup> bytes of trace.                                       |
|          | uuco.                                                                              |

Other values are reserved. If a reserved value is programmed into PERIOD, then the behavior of the synchronization period counter is constrained unpredictable and one of the following behaviors occurs:

- No trace protocol synchronization requests are generated by this counter.
- Trace protocol synchronization requests occur at the specified period.
- Trace protocol synchronization requests occur at some other unknown period which can vary.

The reset behavior of this field is:

• On a Trace unit reset, this field resets to an architecturally unknown value.

### **Accessing TRCSYNCPR**

Must be programmed if  $\underline{\text{TRCIDR3}}$ .SYNCPR == 0.

Writes are constrained unpredictable if the trace unit is not in the Idle state.

Accesses to this register use the following encodings in the System register encoding space:

# MRS <Xt>, TRCSYNCPR

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b10 | 0b001 | 0b0000 | 0b1101 | 0b000 |

```
if PSTATE.EL == ELO then
   UNDEFINED;
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && CPTR_EL3.TTA == '1' then
        UNDEFINED;
    elsif CPACR_EL1.TTA == '1' then
        AArch64.SystemAccessTrap(EL1, 0x18);
    elsif EL2Enabled() && CPTR_EL2.TTA == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() &&
IsFeatureImplemented(FEAT_FGT) && (!HaveEL(EL3) | |
SCR EL3.FGTEn == '1') && HDFGRTR EL2.TRC == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && CPTR_EL3.TTA == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
```

```
AArch64.SystemAccessTrap(EL3, 0x18);
    else
        X[t, 64] = TRCSYNCPR;
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION DEFINED "EL3 trap priority
when SDD == '1'" && CPTR EL3.TTA == '1' then
        UNDEFINED;
    elsif CPTR_EL2.TTA == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && CPTR_EL3.TTA == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        X[t, 64] = TRCSYNCPR;
elsif PSTATE.EL == EL3 then
    if CPTR_EL3.TTA == '1' then
        AArch64.SystemAccessTrap(EL3, 0x18);
        X[t, 64] = TRCSYNCPR;
```

### MSR TRCSYNCPR, <Xt>

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b10 | 0b001 | 0b0000 | 0b1101 | 0b000 |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && CPTR EL3.TTA == '1' then
        UNDEFINED;
    elsif CPACR_EL1.TTA == '1' then
        AArch64.SystemAccessTrap(EL1, 0x18);
    elsif EL2Enabled() && CPTR_EL2.TTA == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() &&
IsFeatureImplemented(FEAT_FGT) && (!HaveEL(EL3) | |
SCR_EL3.FGTEn == '1') && HDFGWTR_EL2.TRC == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && CPTR_EL3.TTA == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        TRCSYNCPR = X[t, 64];
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
```

```
when SDD == '1'" && CPTR EL3.TTA == '1' then
        UNDEFINED;
    elsif CPTR EL2.TTA == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && CPTR_EL3.TTA == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    else
        TRCSYNCPR = X[t, 64];
elsif PSTATE.EL == EL3 then
    if CPTR EL3.TTA == '1' then
        AArch64.SystemAccessTrap(EL3, 0x18);
    else
        TRCSYNCPR = X[t, 64];
```

AArch32 Registers AArch64 Registers AArch32 Instructions AArch64 Instructions Index by Encoding

External Registers

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.