AArch32 Instructions AArch64
Instructions

Index by Encoding External Registers

# TRFCR\_EL1, Trace Filter Control Register (EL1)

The TRFCR EL1 characteristics are:

### **Purpose**

Provides EL1 controls for Trace.

### **Configuration**

AArch64 System register TRFCR\_EL1 bits [31:0] are architecturally mapped to AArch32 System register TRFCR[31:0].

This register is present only when FEAT\_TRF is implemented. Otherwise, direct accesses to TRFCR EL1 are undefined.

### **Attributes**

TRFCR EL1 is a 64-bit register.

### Field descriptions

| 63626160595857565554535251504948474645444342414039324140414041414141414141414141414141 | 3837 | 363534 | 33    | 32    |
|----------------------------------------------------------------------------------------|------|--------|-------|-------|
| RES0                                                                                   |      |        |       |       |
| RES0                                                                                   | TS   | RES0   | E1TRE | E0TRE |
| 31302928272625242322212019181716151413121110 9 8 7                                     | 6 5  | 4 3 2  | 1     |       |

#### Bits [63:7]

Reserved, res0.

#### **TS, bits [6:5]**

Timestamp Control. Controls which timebase is used for trace timestamps.

| TS   | Meaning                                                                                  | Applies<br>when |
|------|------------------------------------------------------------------------------------------|-----------------|
| 0b01 | Virtual timestamp. The traced timestamp is the physical counter value minus the value of |                 |

| 0b10 | Guest physical                  | When        |
|------|---------------------------------|-------------|
|      | timestamp. The traced           | FEAT ECV is |
|      | timestamp is the physical       | implemented |
|      | counter value minus a           | •           |
|      | physical offset. If any of      |             |
|      | the following are true,         |             |
|      | the physical offset is          |             |
|      | zero, otherwise the             |             |
|      | physical offset is the          |             |
|      | value of CNTPOFF EL2:           |             |
|      | value of <u>Civil Off_LLZ</u> . |             |
|      | • SCR EL3.ECVEn                 |             |
|      | ==0.                            |             |
|      | • CNTHCTL EL2.ECV               |             |
|      | ==0.                            |             |
|      | 0.                              |             |
| 0b11 | Physical timestamp. The         |             |
| ODII | traced timestamp is the         |             |
|      |                                 |             |
|      | physical counter value.         |             |

All other values are reserved.

This field is ignored by the PE when any of the following are true:

- EL2 is implemented and TRFCR EL2.TS != 0b00.
- SelfHostedTraceEnabled() == FALSE.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

#### Bits [4:2]

Reserved, res0.

#### E1TRE, bit [1]

EL1 Trace Enable.

| E1TRE | Meaning                     |
|-------|-----------------------------|
| 0b0   | Trace is prohibited at EL1. |
| 0b1   | Trace is allowed at EL1.    |

This field is ignored if SelfHostedTraceEnabled() == FALSE.

The reset behavior of this field is:

• On a Warm reset, this field resets to 0.

#### EOTRE, bit [0]

EL0 Trace Enable.

| EOTRE | Meaning                     |
|-------|-----------------------------|
| 0b0   | Trace is prohibited at EL0. |
| 0b1   | Trace is allowed at EL0.    |

This field is ignored if any of the following are true:

- SelfHostedTraceEnabled() == FALSE.
- EL2 is implemented and enabled in the current Security state and HCR EL2.TGE == 1.

The reset behavior of this field is:

• On a Warm reset, this field resets to 0.

### Accessing TRFCR\_EL1

Accesses to this register use the following encodings in the System register encoding space:

# MRS <Xt>, TRFCR\_EL1

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b000 | 0b0001 | 0b0010 | 0b001 |

```
if PSTATE.EL == ELO then
   UNDEFINED;
elsif PSTATE.EL == EL1 then
   if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && MDCR EL3.TTRF == '1' then
        UNDEFINED;
    elsif EL2Enabled() && MDCR EL2.TTRF == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && MDCR_EL3.TTRF == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
    elsif EL2Enabled() && HCR_EL2.<NV2,NV1,NV> ==
'111' then
        X[t, 64] = NVMem[0x880];
    else
        X[t, 64] = TRFCR\_EL1;
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
```

# MSR TRFCR EL1, <Xt>

| op( | ) | op1   | CRn    | CRm    | op2   |
|-----|---|-------|--------|--------|-------|
| 0b1 | 1 | 0b000 | 0b0001 | 0b0010 | 0b001 |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && MDCR_EL3.TTRF == '1' then
        UNDEFINED;
    elsif EL2Enabled() &&
IsFeatureImplemented(FEAT_FGT) && (!HaveEL(EL3) | |
SCR_EL3.FGTEn == '1') && HDFGWTR_EL2.TRFCR_EL1 ==
'1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif EL2Enabled() && MDCR_EL2.TTRF == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    elsif HaveEL(EL3) && MDCR_EL3.TTRF == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
            AArch64.SystemAccessTrap(EL3, 0x18);
    elsif EL2Enabled() && HCR_EL2.<NV2,NV1,NV> ==
'111' then
        NVMem[0x880] = X[t, 64];
    else
        TRFCR\_EL1 = X[t, 64];
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && MDCR_EL3.TTRF == '1' then
        UNDEFINED;
    elsif HaveEL(EL3) && MDCR_EL3.TTRF == '1' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x18);
```

```
elsif HCR_EL2.E2H == '1' then
        TRFCR_EL2 = X[t, 64];
else
        TRFCR_EL1 = X[t, 64];
elsif PSTATE.EL == EL3 then
    TRFCR_EL1 = X[t, 64];
```

# MRS <Xt>, TRFCR EL12

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b101 | 0b0001 | 0b0010 | 0b001 |

```
if PSTATE.EL == ELO then
   UNDEFINED;
elsif PSTATE.EL == EL1 then
    if EL2Enabled() && HCR_EL2.<NV2, NV1, NV> == '101'
then
        X[t, 64] = NVMem[0x880];
    elsif EL2Enabled() && HCR_EL2.NV == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    else
        UNDEFINED;
elsif PSTATE.EL == EL2 then
    if HCR_EL2.E2H == '1' then
        if Halted() && HaveEL(EL3) && EDSCR.SDD ==
'1' && boolean IMPLEMENTATION_DEFINED "EL3 trap
priority when SDD == '1'" && MDCR_EL3.TTRF == '1'
then
            UNDEFINED;
        elsif HaveEL(EL3) && MDCR_EL3.TTRF == '1'
then
            if Halted() && EDSCR.SDD == '1' then
                UNDEFINED;
            else
                AArch64.SystemAccessTrap(EL3, 0x18);
        else
            X[t, 64] = TRFCR\_EL1;
    else
        UNDEFINED;
elsif PSTATE.EL == EL3 then
    if EL2Enabled() && !ELUsingAArch32(EL2) &&
HCR\_EL2.E2H == '1' then
        X[t, 64] = TRFCR\_EL1;
    else
        UNDEFINED;
```

## MSR TRFCR EL12, <Xt>

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b101 | 0b0001 | 0b0010 | 0b001 |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if EL2Enabled() && HCR_EL2.<NV2,NV1,NV> == '101'
then
        NVMem[0x880] = X[t, 64];
    elsif EL2Enabled() && HCR_EL2.NV == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    else
        UNDEFINED;
elsif PSTATE.EL == EL2 then
    if HCR_EL2.E2H == '1' then
        if Halted() && HaveEL(EL3) && EDSCR.SDD ==
'1' && boolean IMPLEMENTATION_DEFINED "EL3 trap
priority when SDD == '1'" && MDCR_EL3.TTRF == '1'
then
            UNDEFINED;
        elsif HaveEL(EL3) && MDCR_EL3.TTRF == '1'
then
            if Halted() && EDSCR.SDD == '1' then
                UNDEFINED;
            else
                AArch64.SystemAccessTrap(EL3, 0x18);
        else
            TRFCR\_EL1 = X[t, 64];
    else
        UNDEFINED;
elsif PSTATE.EL == EL3 then
    if EL2Enabled() && !ELUsingAArch32(EL2) &&
HCR\_EL2.E2H == '1' then
        TRFCR\_EL1 = X[t, 64];
    else
        UNDEFINED;
```

AArch32 Registers AArch64 Registers AArch32 Instructions AArch64 Instructions Index by Encoding

External Registers

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright  $\hat{A}$  © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.