# **UAO, User Access Override**

The UAO characteristics are:

## **Purpose**

Allows access to the User Access Override bit.

## **Configuration**

This register is present only when FEAT\_UAO is implemented. Otherwise, direct accesses to UAO are undefined.

#### **Attributes**

UAO is a 64-bit register.

## Field descriptions

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

|                         |     | _       |      | F     | RES | 0  |     |      |      |    |   |   |   |   |   |   |   |   |   |   |
|-------------------------|-----|---------|------|-------|-----|----|-----|------|------|----|---|---|---|---|---|---|---|---|---|---|
| RES0                    | UAC |         |      |       |     |    |     |      | RE:  | 50 |   |   |   |   |   |   |   |   |   |   |
| 31 30 29 28 27 26 25 24 |     | 22 21 2 | 0.19 | 18 17 | 16  | 15 | 141 | 3 1: | 2 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 7 | 1 | 0 |

#### Bits [63:24]

Reserved, res0.

#### **UAO, bit [23]**

User Access Override.

| UAO | Meaning                                                                                                                            |
|-----|------------------------------------------------------------------------------------------------------------------------------------|
| 0d0 | The behavior of LDTR* and STTR* instructions is as defined in the base Armv8 architecture.                                         |
| 0b1 | When executed at the following Exception levels, LDTR* and STTR* instructions behave as the equivalent LDR* and STR* instructions: |
|     | <ul> <li>EL1.</li> <li>EL2 with <u>HCR_EL2</u>.{E2H,<br/>TGE} == {1, 1}.</li> </ul>                                                |

When executed at EL3, or at EL2 with  $\underline{HCR\_EL2}$ .E2H == 0 or  $\underline{HCR\_EL2}$ .TGE == 0, the LDTR\* and STTR\* instructions behave as the equivalent LDR\* and STR\* instructions, regardless of the setting of the PSTATE.UAO bit.

#### Bits [22:0]

Reserved, res0.

### **Accessing UAO**

For more information about the operation of the MSR (immediate) accessor, see 'MSR (immediate)'.

Accesses to this register use the following encodings in the System register encoding space:

### MRS <Xt>, UAO

| op0 op1 |       | CRn    | CRm    | op2   |  |
|---------|-------|--------|--------|-------|--|
| 0b11    | 0b000 | 0b0100 | 0b0010 | 0b100 |  |

```
if PSTATE.EL == EL0 then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    X[t, 64] = Zeros(40):PSTATE.UAO:Zeros(23);
elsif PSTATE.EL == EL2 then
    X[t, 64] = Zeros(40):PSTATE.UAO:Zeros(23);
elsif PSTATE.EL == EL3 then
    X[t, 64] = Zeros(40):PSTATE.UAO:Zeros(23);
```

# MSR UAO, <Xt>

| op0 op1 |       | CRn    | CRm    | op2   |  |  |
|---------|-------|--------|--------|-------|--|--|
| 0b11    | 0b000 | 0b0100 | 0b0010 | 0b100 |  |  |

```
if PSTATE.EL == EL0 then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    PSTATE.UAO = X[t, 64]<23>;
elsif PSTATE.EL == EL2 then
    PSTATE.UAO = X[t, 64]<23>;
elsif PSTATE.EL == EL3 then
    PSTATE.UAO = X[t, 64]<23>;
```

# MSR UAO, #<imm>

| op0  | op0 op1 |        | op2   |  |  |
|------|---------|--------|-------|--|--|
| 0b00 | 0b000   | 0b0100 | 0b011 |  |  |

| AArch32          | AArch64          | AArch32             | AArch64             | Index by | <u>External</u> |
|------------------|------------------|---------------------|---------------------|----------|-----------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding | Registers       |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.