AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

## VTTBR\_EL2, Virtualization Translation Table Base Register

The VTTBR EL2 characteristics are:

### **Purpose**

Holds the base address of the translation table for the initial lookup for stage 2 of an address translation in the EL1&0 translation regime, and other information for this translation regime.

## **Configuration**

AArch64 System register VTTBR\_EL2 bits [63:0] are architecturally mapped to AArch32 System register VTTBR[63:0].

If EL2 is not implemented, this register is res0 from EL3.

This register has no effect if EL2 is not enabled in the current Security state.

VTTBR\_EL2 is a 128-bit register that can also be accessed as a 64-bit value. If it is accessed as a 64-bit register, accesses read and write bits [63:0] and do not modify bits [127:64].

### **Attributes**

VTTBR\_EL2 is a:

- 128-bit register when FEAT\_D128 is implemented and VTCR EL2.D128 == 1
- 64-bit register when FEAT\_D128 is not implemented or VTCR EL2.D128 == 0

## **Field descriptions**

## When FEAT\_D128 is implemented and VTCR\_EL2.D128 == 1:

| 127 | 126         | 125 | 124 | 123        | 122 | 121 | 120 | 119 | 118 | 117 | 116 | 115 | 114 | 113 | 112 | 111  | 110 | 109 | 108 | 107 | 106 | 105 | 104 | 103 | 102 | 101 | 100 | 999 | 9897 | 96 |
|-----|-------------|-----|-----|------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|----|
|     | RE          |     |     |            |     |     |     |     |     | RES | 0   |     |     |     |     |      |     |     |     |     |     |     |     |     |     |     |     |     |      |    |
| 95  | 94          | 93  | 92  | 91         | 90  | 89  | 88  | 87  | 86  | 85  | 84  | 83  | 82  | 81  | 80  | 79   | 78  | 77  | 76  | 75  | 74  | 73  | 72  | 71  | 70  | 69  | 68  | 676 | 6665 | 64 |
|     |             |     | RE  | <b>S</b> 0 |     |     |     |     | E   | BAD | DR  | [50 | :43 | ]   |     | RES0 |     |     |     |     |     |     |     |     |     |     |     |     |      |    |
| 63  | 62          | 61  | 60  | 59         | 58  | 57  | 56  | 55  | 54  | 53  | 52  | 51  | 50  | 49  | 48  | 47   | 46  | 45  | 44  | 43  | 42  | 41  | 40  | 39  | 38  | 37  | 36  | 353 | 3433 | 32 |
|     |             |     |     |            |     |     | V۱  | 1ID |     |     |     |     |     |     |     |      |     |     |     |     | B   | AD  | DR[ | 42: | 0]  |     |     |     |      |    |
| 31  | 30          | 29  | 28  | 27         | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15   | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2 1  | 0  |
|     | BADDR[42:0] |     |     |            |     |     |     |     | 01  |     |     |     |     |     |     |      |     |     |     |     | RES | 50  | SKL | Cnl |     |     |     |     |      |    |

### Bits [127:88]

Reserved, res0.

### BADDR, bits [87:80, 47:5]

Translation table base address:

- Bits A[55:x] of the stage 2 translation table base address bits are in register bits[87:80, 47:x].
- Bits A[(x-1):0] of the stage 2 translation table base address are zero.

Address bit x is the minimum address bit required to align the translation table to the size of the table. x is calculated based on LOG2(StartTableSize), as described in VMSAv9-128. The smallest permitted value of x is 5.

The BADDR field is split as follows:

- BADDR[50:43] is VTTBR EL2[87:80].
- BADDR[42:0] is VTTBR EL2[47:5].

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

### Bits [79:64]

Reserved, res0.

### VMID, bits [63:48]

# VMID encoding when FEAT\_VMID16 is implemented and VTCR\_EL2.VS == 1



### **VMID**, bits [15:0]

The VMID for the translation table.

If the implementation has an 8-bit VMID, bits [15:8] of this field are res0.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

# VMID encoding when FEAT\_VMID16 is not implemented or VTCR\_EL2.VS == 0

| 15 | 14   | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3    | 2 | 1 | 0 |
|----|------|----|----|----|----|---|---|---|---|---|----|------|---|---|---|
|    | RES0 |    |    |    |    |   |   |   |   |   | V۱ | /IID |   |   |   |

### Bits [15:8]

Reserved, res0.

### **VMID**, bits [7:0]

The VMID for the translation table.

The VMID is 8 bits when any of the following are true:

- EL2 is using AArch32.
- VTCR EL2.VS is 0.
- FEAT VMID16 is not implemented.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

### Bits [4:3]

Reserved, res0.

### SKL, bits [2:1]

Skip Level. Skip Level determines the number of levels to be skipped from the regular start level of the Non-Secure Stage 2 translation table walk.

| SKL  | Meaning                                     |
|------|---------------------------------------------|
| 0bd0 | Skip 0 level from the regular start level.  |
| 0b01 | Skip 1 level from the regular start level.  |
| 0b10 | Skip 2 levels from the regular start level. |
| 0b11 | Skip 3 levels from the regular start level. |

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

## CnP, bit [0] When FEAT TTCNP is implemented:

Common not Private. This bit indicates whether each entry that is pointed to by VTTBR\_EL2 is a member of a common set that can be used by every PE in the Inner Shareable domain for which the value of VTTBR EL2.CnP is 1.

| CnP | Meaning                             |
|-----|-------------------------------------|
| 0b0 | The translation table entries       |
|     | pointed to by VTTBR_EL2 are         |
|     | permitted to differ from the        |
|     | entries for VTTBR_EL2 for other     |
|     | PEs in the Inner Shareable          |
|     | domain. This is not affected by the |
|     | value of the current VMID.          |
| 0b1 | The translation table entries       |
|     | pointed to by VTTBR EL2 are the     |
|     | same as the translation table       |
|     | entries for every other PE in the   |
|     | Inner Shareable domain for which    |
|     | the value of VTTBR EL2.CnP is 1     |
|     | and the VMID is the same as the     |
|     | current VMID.                       |

This bit is permitted to be cached in a TLB.

### **Note**

If the value of VTTBR\_EL2.CnP bit is 1 on multiple PEs in the same Inner Shareable domain and those VTTBR\_EL2s do not point to the same translation table entries when using the current VMID then the results of translations using VTTBR\_EL2 are constrained unpredictable, see 'CONSTRAINED UNPREDICTABLE behaviors due to caching of control or data values'.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

### Otherwise:

Reserved, res0.

## When FEAT\_D128 is not implemented or VTCR\_EL2.D128 == 0:

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 VMID BADDR

BADDR CnP

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

### VMID, bits [63:48]

# VMID encoding when FEAT\_VMID16 is implemented and VTCR EL2.VS == 1



### VMID, bits [15:0]

The VMID for the translation table.

If the implementation has an 8-bit VMID, bits [15:8] of this field are res0.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

# VMID encoding when FEAT\_VMID16 is not implemented or VTCR\_EL2.VS == 0

| 15 14 13 | 12 | 11 | 10 | 9 | 8 | _ 7 | 6 | 5 | 4  | 3    | 2 | 1 | 0 |
|----------|----|----|----|---|---|-----|---|---|----|------|---|---|---|
| RES0     |    |    |    |   |   |     |   |   | V۱ | /IID |   |   |   |

### Bits [15:8]

Reserved, res0.

### **VMID**, bits [7:0]

The VMID for the translation table.

The VMID is 8 bits when any of the following are true:

- EL2 is using AArch32.
- VTCR EL2.VS is 0.
- FEAT VMID16 is not implemented.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

### **BADDR**, bits [47:1]

Translation table base address, A[47:x] or A[51:x], bits[47:1].

#### Note

If an OA size of more than 48 bits is in use, and the translation table has fewer than eight entries, the table must be aligned to 64 bytes. Otherwise the translation table must be aligned to the size of the table.

In an implementation that includes FEAT\_LPA, if the value of VTCR EL2.PS is 0b110, then:

- Register bits[47:z] hold bits[47:z] of the stage 2 translation table base address, where z is determined as follows:
  - $\circ$  If  $x \ge 6$  then z = x.
  - $\circ$  Otherwise, z=6.
- Register bits[5:2] hold bits[51:48] of the stage 2 translation table base address.
- When z>x register bits[(z-1):x] are res0, and bits[(z-1):x] of the translation table base address are zero.
- When x>6 register bits[(x-1):6] are res0.
- Register bit[1] is res0.
- Bits[5:2] of the stage 2 translation table base address are zero.
- In an implementation that includes FEAT\_TTCNP, bit[0] of the stage 2 translation table base address is zero.

### **Note**

When the value of <a href="ID\_AA64MMFR0\_EL1">ID\_AA64MMFR0\_EL1</a>. PARange indicates that the implementation does not support a 52 bit PA size, if a translation table lookup uses this register when the Effective value of <a href="VTCR\_EL2">VTCR\_EL2</a>. PS is 0b110 and the value of register bits[5:2] is nonzero, an Address size fault is generated. When the value of <a href="ID\_AA64MMFR0\_EL1">ID\_AA64MMFR0\_EL1</a>. PARange indicates that the implementation supports a 56 bit PA size, bits [55:52] of the stage 2 translation table base address are zero.

If the Effective value of <u>VTCR\_EL2</u>.PS is not 0b110 then:

- Register bits[47:x] hold bits[47:x] of the stage 2 translation table base address.
- Register bits[(x-1):1] are res0.
- If the implementation supports 52-bit PAs and IPAs then bits[51:48] of the translation table base addresses used in this stage of translation are 0b0000.

If any VTTBR\_EL2[47:0] bit that is defined as res0 has the value 1 when a translation table walk is performed using VTTBR\_EL2, then the translation table base address might be misaligned, with effects that are constrained unpredictable, and must be one of the following:

- Bits[x-1:0] of the translation table base address are treated as if all the bits are zero. The value read back from the corresponding register bits is either the value written to the register or zero.
- The result of the calculation of an address for a translation table walk using this register can be corrupted in those bits that are nonzero.

The AArch64 Virtual Memory System Architecture chapter describes how x is calculated based on the value of <a href="VTCR\_EL2">VTCR\_EL2</a>. TOSZ, the stage of translation, and the translation granule size.

The reset behavior of this field is:

 On a Warm reset, this field resets to an architecturally unknown value.

## CnP, bit [0] When FEAT\_TTCNP is implemented:

Common not Private. This bit indicates whether each entry that is pointed to by VTTBR\_EL2 is a member of a common set that can be used by every PE in the Inner Shareable domain for which the value of VTTBR EL2.CnP is 1.

| CnP Meaning |
|-------------|
|-------------|

| 0b0 | The translation table entries pointed to by VTTBR EL2 are |
|-----|-----------------------------------------------------------|
|     |                                                           |
|     | permitted to differ from the                              |
|     | entries for VTTBR_EL2 for other                           |
|     | PEs in the Inner Shareable                                |
|     | domain. This is not affected by the                       |
|     | value of the current VMID.                                |
| 0b1 | The translation table entries                             |
|     | pointed to by VTTBR_EL2 are the                           |
|     | same as the translation table                             |
|     | entries for every other PE in the                         |
|     | Inner Shareable domain for which                          |
|     | the value of VTTBR_EL2.CnP is 1                           |
|     | and the VMID is the same as the                           |
|     | current VMID.                                             |

This bit is permitted to be cached in a TLB.

### Note

If the value of VTTBR\_EL2.CnP bit is 1 on multiple PEs in the same Inner Shareable domain and those VTTBR\_EL2s do not point to the same translation table entries when using the current VMID then the results of translations using VTTBR\_EL2 are constrained unpredictable, see 'CONSTRAINED UNPREDICTABLE behaviors due to caching of control or data values'.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally unknown value.

### Otherwise:

Reserved, res0.

## Accessing VTTBR\_EL2

Accesses to this register use the following encodings in the System register encoding space:

## MRS <Xt>, VTTBR EL2

| op0  | op1   | CRn    | CRm    | op2   |  |  |
|------|-------|--------|--------|-------|--|--|
| 0b11 | 0b100 | 0b0010 | 0b0001 | 0b000 |  |  |

```
if PSTATE.EL == EL0 then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if EL2Enabled() && HCR_EL2.<NV2,NV> == '11' then
        X[t, 64] = NVMem[0x020];
    elsif EL2Enabled() && HCR_EL2.NV == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    else
        UNDEFINED;
elsif PSTATE.EL == EL2 then
        X[t, 64] = VTTBR_EL2<63:0>;
elsif PSTATE.EL == EL3 then
        X[t, 64] = VTTBR_EL2<63:0>;
```

## MSR VTTBR\_EL2, <Xt>

| op0  | op1   | CRn    | CRm    | op2   |  |  |
|------|-------|--------|--------|-------|--|--|
| 0b11 | 0b100 | 0b0010 | 0b0001 | 0b000 |  |  |

```
if PSTATE.EL == EL0 then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if EL2Enabled() && HCR_EL2.<NV2,NV> == '11' then
        NVMem[0x020] = X[t, 64];
    elsif EL2Enabled() && HCR_EL2.NV == '1' then
        AArch64.SystemAccessTrap(EL2, 0x18);
    else
        UNDEFINED;
elsif PSTATE.EL == EL2 then
    VTTBR_EL2<63:0> = X[t, 64];
elsif PSTATE.EL == EL3 then
    VTTBR_EL2<63:0> = X[t, 64];
```

### When FEAT\_D128 is implemented

MRRS <Xt+1>, <Xt>, VTTBR\_EL2

| 0   | 1   | CD  | CD  | 7   |
|-----|-----|-----|-----|-----|
| op0 | op1 | CRn | CRm | op2 |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if EL2Enabled() && HCR_EL2.<NV2, NV> == '11' then
        (X[t + 1, 64], X[t, 64]) = (NVMem[0x028],
NVMem[0x020]);
    elsif EL2Enabled() && HCR EL2.NV == '1' then
        AArch64.SystemAccessTrap(EL2, 0x14);
    else
        UNDEFINED;
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && SCR EL3.D128En == '0' then
        UNDEFINED;
    elsif HaveEL(EL3) && SCR_EL3.D128En == '0' then
        if Halted() && EDSCR.SDD == '1' then
            UNDEFINED;
        else
            AArch64.SystemAccessTrap(EL3, 0x14);
    else
        (X[t + 1, 64], X[t, 64]) =
(VTTBR_EL2<127:64>, VTTBR_EL2<63:0>);
elsif PSTATE.EL == EL3 then
    (X[t + 1, 64], X[t, 64]) = (VTTBR_EL2<127:64>,
VTTBR_EL2<63:0>);
```

# When FEAT\_D128 is implemented $\label{eq:msr} \mbox{MSRR VTTBR} \ \mbox{EL2, } <\!\!\mbox{Xt+1>, } <\!\!\mbox{Xt>}$

| op0  | op1   | CRn    | CRm    | op2   |  |  |
|------|-------|--------|--------|-------|--|--|
| 0b11 | 0b100 | 0b0010 | 0b0001 | 0b000 |  |  |

```
if PSTATE.EL == ELO then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    if EL2Enabled() && HCR_EL2.<NV2, NV> == '11' then
        (NVMem[0x028], NVMem[0x020]) = (X[t + 1,
64], X[t, 64]);
    elsif EL2Enabled() && HCR_EL2.NV == '1' then
        AArch64.SystemAccessTrap(EL2, 0x14);
    else
        UNDEFINED;
elsif PSTATE.EL == EL2 then
    if Halted() && HaveEL(EL3) && EDSCR.SDD == '1'
&& boolean IMPLEMENTATION_DEFINED "EL3 trap priority
when SDD == '1'" && SCR_EL3.D128En == '0' then
        UNDEFINED;
    elsif HaveEL(EL3) && SCR_EL3.D128En == '0' then
```

AArch32 Registers AArch64 Registers

AArch32 Instructions AArch64
Instructions

Index by Encoding

External Registers

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.