AArch64 Instructions Index by Encoding External Registers

## ZCR\_EL3, SVE Control Register (EL3)

The ZCR EL3 characteristics are:

### **Purpose**

This register controls aspects of SVE visible at all Exception levels.

## **Configuration**

This register is present only when FEAT\_SVE is implemented. Otherwise, direct accesses to ZCR EL3 are undefined.

This register has no effect when FEAT\_SME is implemented and the PE is in Streaming SVE mode.

### **Attributes**

ZCR\_EL3 is a 64-bit register.

## Field descriptions

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

| RES0                                                                |     |     |   |   |   |    |   |   |
|---------------------------------------------------------------------|-----|-----|---|---|---|----|---|---|
| RES0                                                                |     |     |   |   |   | LE | N |   |
| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 | 8 7 | 7 6 | 5 | 4 | 3 | 2  | 1 | 0 |

#### Bits [63:9]

Reserved, res0.

#### Bits [8:4]

Reserved, RAZ/WI.

#### **LEN, bits [3:0]**

Requests an Effective Non-streaming SVE vector length at EL3 of (LEN+1)\*128 bits.

The Non-streaming SVE vector length can be any power of two from 128 bits to 2048 bits inclusive. An implementation can support a subset of the architecturally permitted lengths. An implementation is required to support all lengths that are powers of two, from 128 bits up to its maximum implemented Non-streaming SVE vector length.

When FEAT\_SME is not implemented, or the PE is not in Streaming SVE mode, the Effective SVE vector length (VL) is equal to the Effective Non-streaming SVE vector length.

When FEAT\_SME is implemented and the PE is in Streaming SVE mode, VL is equal to the Effective Streaming SVE vector length. See SMCR EL3.

For all purposes other than returning the result of a direct read of ZCR\_EL3, the PE selects the highest supported Non-streaming SVE vector length that is less than or equal to the requested length.

An indirect read of ZCR\_EL3.LEN appears to occur in program order relative to a direct write of the same register, without the need for explicit synchronization.

The reset behavior of this field is:

 On a Warm reset, this field resets to an architecturally unknown value.

### Accessing ZCR\_EL3

Accesses to this register use the following encodings in the System register encoding space:

## MRS <Xt>, ZCR\_EL3

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b110 | 0b0001 | 0b0010 | 0b000 |

```
if PSTATE.EL == EL0 then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    UNDEFINED;
elsif PSTATE.EL == EL2 then
    UNDEFINED;
elsif PSTATE.EL == EL3 then
    if CPTR_EL3.EZ == '0' then
        AArch64.SystemAccessTrap(EL3, 0x19);
else
    X[t, 64] = ZCR_EL3;
```

# MSR ZCR\_EL3, <Xt>

| op0  | op1   | CRn    | CRm    | op2   |
|------|-------|--------|--------|-------|
| 0b11 | 0b110 | 0b0001 | 0b0010 | 0b000 |

```
if PSTATE.EL == EL0 then
    UNDEFINED;
elsif PSTATE.EL == EL1 then
    UNDEFINED;
elsif PSTATE.EL == EL2 then
    UNDEFINED;
elsif PSTATE.EL == EL3 then
    if CPTR_EL3.EZ == '0' then
        AArch64.SystemAccessTrap(EL3, 0x19);
    else
        ZCR_EL3 = X[t, 64];
```

AArch32 Registers AArch64 Registers AArch32 Instructions AArch64 Instructions Index by Encoding

External Registers

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.