# AMCGCR, Activity Monitors Counter Group Configuration Register

The AMCGCR characteristics are:

## **Purpose**

Provides information on the number of activity monitor event counters implemented within each counter group.

## **Configuration**

External register AMCGCR bits [31:0] are architecturally mapped to AArch64 System register AMCGCR EL0[31:0].

External register AMCGCR bits [31:0] are architecturally mapped to AArch32 System register AMCGCR[31:0].

It is implementation defined whether AMCGCR is implemented in the Core power domain or in the Debug power domain.

This register is present only when FEAT\_AMUv1 is implemented. Otherwise, direct accesses to AMCGCR are res0.

## **Attributes**

AMCGCR is a 32-bit register.

## Field descriptions

| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0 |  |
|-------------------------------------------------|-----------------------|-----------------|--|
| RES0                                            | CG1NC                 | CG0NC           |  |

#### Bits [31:16]

Reserved, res0.

#### **CG1NC**, bits [15:8]

Counter Group 1 Number of Counters. The number of counters in the auxiliary counter group.

In an implementation that includes FEAT\_AMUv1, the permitted range of values is 0 to 16.

This field has an implementation defined value.

Access to this field is **RO**.

## **CGONC**, bits [7:0]

Counter Group 0 Number of Counters. The number of counters in the architected counter group.

Reads as  $0 \times 04$ .

Access to this field is **RO**.

# **Accessing AMCGCR**

## AMCGCR can be accessed through the memory-mapped interfaces:

| Component | Offset | Instance |
|-----------|--------|----------|
| AMU       | 0xCE0  | AMCGCR   |

Accesses on this interface are RO.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by | <b>External</b>  |
|------------------|------------------|---------------------|---------------------|----------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding | <u>Registers</u> |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.