## AMEVTYPER0<n>, Activity Monitors Event Type Registers 0, n = 0 - 3

The AMEVTYPER0<n> characteristics are:

## **Purpose**

Provides information on the events that an architected activity monitor event counter AMEVCNTRO<n> counts.

## **Configuration**

External register AMEVTYPER0<n> bits [31:0] are architecturally mapped to AArch64 System register AMEVTYPER0<n> EL0[31:0].

External register AMEVTYPER0<n> bits [31:0] are architecturally mapped to AArch32 System register AMEVTYPER0<n>[31:0].

It is implementation defined whether AMEVTYPER0<n> is implemented in the Core power domain or in the Debug power domain.

This register is present only when FEAT\_AMUv1 is implemented. Otherwise, direct accesses to AMEVTYPER0<n> are res0.

### **Attributes**

AMEVTYPER0<n> is a 32-bit register.

## Field descriptions

| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|-------------------------------------------------|---------------------------------------|
| RES0                                            | evtCount                              |

#### Bits [31:16]

Reserved, res0.

#### evtCount, bits [15:0]

Event to count. The event number of the event that is counted by the architected activity monitor event counter <u>AMEVCNTRO<n></u>. The value of this field is architecturally mandated for each architected counter.

The following table shows the mapping between required event numbers and the corresponding counters:

| evtCount | Meaning             | Applies<br>when |
|----------|---------------------|-----------------|
| 0x0011   | Processor           | When n          |
|          | frequency<br>cycles | == 0            |
| 0x4004   | Constant            | When n          |
|          | frequency<br>cycles | == 1            |
| 0x0008   | Instructions        | When n          |
|          | retired             | == 2            |
| 0x4005   | Memory stall        | When n          |
|          | cycles              | == 3            |

## Accessing AMEVTYPER0<n>

If <n> is greater than or equal to the number of architected activity monitor event counters, reads of AMEVTYPER0<n> are RAZ. Software must treat reserved accesses as res0. See 'Access requirements for reserved and unallocated registers'.

#### **Note**

<u>AMCGCR</u>.CGONC identifies the number of architected activity monitor event counters.

# AMEVTYPER0<n> can be accessed through the memory-mapped interfaces:

| Component | Offset  | Instance           |
|-----------|---------|--------------------|
| AMU       | 0x400 + | AMEVTYPER0 <n></n> |
|           | (4 * n) |                    |

Accesses on this interface are **RO**.

AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.