# **CNTCV, Counter Count Value register**

The CNTCV characteristics are:

### **Purpose**

Indicates the current count value.

## **Configuration**

It is implementation defined whether CNTCV is implemented in the Core power domain or in the Debug power domain.

For more information, see 'Power and reset domains for the system level implementation of the Generic Timer'.

#### **Attributes**

CNTCV is a 64-bit register.

### Field descriptions

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

| CountValue                                                          |  |   |  |  |   |   |  |  |
|---------------------------------------------------------------------|--|---|--|--|---|---|--|--|
| CountValue                                                          |  |   |  |  |   |   |  |  |
| 01 00 00 00 07 06 07 04 00 00 01 00 10 10 17 16 17 14 10 10 11 10 0 |  | _ |  |  | _ | _ |  |  |

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

#### CountValue, bits [63:0]

Indicates the counter value.

The reset behavior of this field is:

• On a Timer reset, this field resets to an architecturally unknown value.

### **Accessing CNTCV**

| Frame          | Accessibility |
|----------------|---------------|
| CNTControlBase | RW            |
| CNTReadBase    | RO            |

A write to CNTCV must be visible in the <u>CNTPCT</u> register of each running processor in a finite time.

For the instance of the register in the CNTControlBase frame:

- In a system that supports Secure and Non-secure memory maps, the CNTControlBase frame, and therefore this register instance, is implemented only in the Secure memory map.
- If the counter is enabled, the effect of writing to the register is unknown.

In an implementation that supports 64-bit atomic memory accesses, this register must be accessible using a 64-bit atomic access.

#### CNTCV can be accessed through the memory-mapped interfaces:

| Component | Frame          | Offset | Instance | Range |
|-----------|----------------|--------|----------|-------|
| Timer     | CNTControlBase | 0x008  | CNTCV    | 63:0  |

Accesses on this interface are RW.

| Component | Frame       | Offset | Instance | Range |
|-----------|-------------|--------|----------|-------|
| Timer     | CNTReadBase | 0x000  | CNTCV    | 63:0  |

Accesses on this interface are **RO**.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <b>External</b>  |
|------------------|------------------|---------------------|---------------------|-----------------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | <u>Registers</u> |

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright  $\hat{A}$  © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.