AArch64 Instructions Index by Encoding External Registers

# **CNTFID0, Counter Frequency ID**

The CNTFID0 characteristics are:

### **Purpose**

Indicates the base frequency of the system counter.

# **Configuration**

It is implementation defined whether CNTFID0 is implemented in the Core power domain or in the Debug power domain.

For more information, see 'Power and reset domains for the system level implementation of the Generic Timer'.

The possible frequencies for the system counter are stored in the Frequency modes table as 32-bit words starting with the base frequency, CNTFIDO. For more information, see 'The Frequency modes table'.

The final entry in the Frequency modes table must be followed by a 32-bit word of zero value, to mark the end of the table.

Typically, the Frequency modes table will be in read-only memory. However, a system implementation might use read/write memory for the table, and initialize the table entries as part of its start-up sequence.

If the Frequency modes table is in read/write memory, Arm strongly recommends that the table is not updated once the system is running.

## **Attributes**

CNTFID0 is a 32-bit register.

### Field descriptions

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 Frequency

#### Frequency, bits [31:0]

The base frequency of the system counter, in Hz.

The reset behavior of this field is:

 On a Timer reset, this field resets to an architecturally unknown value.

# **Accessing CNTFID0**

It is implementation defined whether this register is RO or RW

In a system that supports Secure and Non-secure memory maps the CNTControlBase frame, that includes this register, is implemented only in the Secure memory map.

#### CNTFID0 can be accessed through the memory-mapped interfaces:

| Component | Frame          | Offset | Instance |
|-----------|----------------|--------|----------|
| Timer     | CNTControlBase | 0x020  | CNTFID0  |

Accesses on this interface are **RO** or **RW**.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <u>External</u>  |
|------------------|------------------|---------------------|---------------------|-----------------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | <u>Registers</u> |

28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.