## **CNTSCR, Counter Scale Register**

The CNTSCR characteristics are:

### **Purpose**

Enables the counter, controls the counter frequency setting, and controls counter behavior during debug.

## **Configuration**

It is implementation defined whether CNTSCR is implemented in the Core power domain or in the Debug power domain.

This register is present only when FEAT\_CNTSC is implemented. Otherwise, direct accesses to CNTSCR are res0.

For more information, see 'Power and reset domains for the system level implementation of the Generic Timer'.

#### **Attributes**

CNTSCR is a 32-bit register.

## Field descriptions

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

ScaleVal

#### ScaleVal, bits [31:0]

Scale Value

When counter scaling is enabled, ScaleVal is the average amount added to the counter value for one period of the frequency of the Generic counter as described in the <a href="CNTFRQ">CNTFRQ</a> register.

The actual rate of update of the counter value is determined by the counter update frequency.

ScaleVal is expressed as an unsigned fixed point number with an 8-bit integer value and a 24-bit fractional value.

CNTSCR.ScaleVal can only be changed when  $\underline{\text{CNTCR}}$ .EN == 0. If the value of this field is changed when  $\underline{\text{CNTCR}}$ .EN == 1:

• The counter value becomes unknown.

• The counter value remains unknown on future ticks of the clock.

The reset behavior of this field is:

• On a Timer reset, this field resets to an architecturally unknown value.

# **Accessing CNTSCR**

In a system that supports Secure and Non-secure memory maps the CNTControlBase frame, that includes this register, is implemented only in the Secure memory map.

#### CNTSCR can be accessed through the memory-mapped interfaces:

| Component | Frame          | Offset | Instance |  |
|-----------|----------------|--------|----------|--|
| Timer     | CNTControlBase | 0x10   | CNTSCR   |  |

Accesses on this interface are RW.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | External         |
|------------------|------------------|---------------------|---------------------|-----------------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | <u>Registers</u> |

28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.