AArch64
Instructions

Index by Encoding

External Registers

# CNTVOFF<n>, Counter-timer Virtual Offsets, n = 0 - 7

The CNTVOFF<n> characteristics are:

## **Purpose**

Holds the 64-bit virtual offset for frame CNTBase<n>. This is the offset between real time and virtual time.

# **Configuration**

It is implementation defined whether CNTVOFF<n> is implemented in the Core power domain or in the Debug power domain.

Implementation of this register is optional.

For more information, see 'Power and reset domains for the system level implementation of the Generic Timer'.

### **Attributes**

CNTVOFF<n> is a 64-bit register.

# Field descriptions

63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32

Virtual offset
Virtual offset

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

#### Bits [63:0]

Virtual offset.

The reset behavior of this field is:

 On a Timer reset, this field resets to an architecturally unknown value.

## Accessing CNTVOFF<n>

In the CNTCTLBase frame a CNTVOFF<n> register must be implemented, as a RW register, for each CNTBaseN frame that has virtual timer capability. For more information, see 'CNTCTLBase status and control fields for the CNTBaseN and CNTEL0BaseN frames'.

#### Note

The value of <n> in an instance of CNTVOFF<n> specifies the value of N for the associated CNTBaseN frame.

In a system that recognizes two Security states, for any CNTVOFF<n> register in the CNTCTLBase frame:

- CNTVOFF<n> is always accessible by Secure accesses.
- <u>CNTNSAR.</u>NS<n> determines whether CNTVOFF<n> is accessible by Non-secure accesses.

The register location of any unimplemented CNTVOFF<n> register in the CNTCTLBase frame is RAZ/WI.

The CNTVOFF<n> register is accessible in the CNTBaseN frame using CNTVOFF.

In an implementation that supports 64-bit atomic accesses, then the CNTVOFF<n> registers must be accessible as atomic 64-bit values.

### **CNTVOFF**<n> can be accessed through the memory-mapped interfaces:

| Component | Frame      | Offset  | Range |
|-----------|------------|---------|-------|
| Timer     | CNTCTLBase | 0x080 + | 31:0  |
|           |            | (8 * n) |       |

Accesses on this interface are RW.

| Component | Frame      | Offset  | Range |
|-----------|------------|---------|-------|
| Timer     | CNTCTLBase | 0x084 + | 63:32 |
|           |            | (8 * n) |       |

Accesses on this interface are RW.

AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

28/03/2023 16:02; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.