AArch32AArch64AArch32AArch64Index byExternalRegistersRegistersInstructionsInstructionsEncodingRegisters

# CTIAPPSET, CTI Application Trigger Set register

The CTIAPPSET characteristics are:

## **Purpose**

Sets the application triggers.

## **Configuration**

CTIAPPSET is in the Debug power domain.

#### **Attributes**

CTIAPPSET is a 32-bit register.

## Field descriptions

31 30 29 28 27 26 25 24 23 22 APPSET31APPSET30APPSET29APPSET28APPSET27APPSET26APPSET25APPSET24APPSET23APPSET

#### APPSET<x>, bit [x], for x = 31 to 0

Application trigger  $\langle x \rangle$  enable.

Bits [31:N] are RAZ/WI. N is the number of ECT channels implemented as defined by the <a href="CTIDEVID">CTIDEVID</a>.NUMCHAN field.

| APPSET <x></x> | Meaning                    |
|----------------|----------------------------|
| 0b0            | Reading this means the     |
|                | application trigger is     |
|                | inactive. Writing this has |
|                | no effect.                 |
| 0b1            | Reading this means the     |
|                | application trigger is     |
|                | active. Writing this sets  |
|                | the corresponding          |
|                | application trigger to 1   |
|                | and generates a channel    |
|                | event.                     |

If the ECT does not support multicycle channel events, use of CTIAPPSET is deprecated and the debugger must only use CTIAPPPULSE.

The reset behavior of this field is:

• On an External debug reset, this field resets to an architecturally unknown value.

# **Accessing CTIAPPSET**

#### CTIAPPSET can be accessed through the external debug interface:

| Component | Offset | Instance  |
|-----------|--------|-----------|
| CTI       | 0x014  | CTIAPPSET |

This interface is accessible as follows:

- When SoftwareLockStatus(), accesses to this register are **RO**.
- When !SoftwareLockStatus(), accesses to this register are RW.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by        | <u>External</u> |
|------------------|------------------|---------------------|---------------------|-----------------|-----------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> | Registers       |

28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.