# CTICIDR1, CTI Component Identification Register 1

The CTICIDR1 characteristics are:

# **Purpose**

Provides information to identify a CTI component.

For more information, see 'About the Component Identification scheme'.

# **Configuration**

CTICIDR1 is in the Debug power domain.

Implementation of this register is optional.

This register is required for CoreSight compliance.

### **Attributes**

CTICIDR1 is a 32-bit register.

# Field descriptions

| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 | 8 | 7 | 6   | 5   | 4 | 3  | 2   | 1  | 0 |
|---------------------------------------------------------------------|---|---|-----|-----|---|----|-----|----|---|
| RES0                                                                |   |   | CLA | 155 | 5 | PF | ٦МІ | BL | 1 |

#### Bits [31:8]

Reserved, res0.

#### **CLASS, bits [7:4]**

Component class.

| CLASS  | Meaning              |
|--------|----------------------|
| 0b1001 | CoreSight component. |

Other values are defined by the CoreSight Architecture.

This field reads as 0x9.

## **PRMBL\_1**, bits [3:0]

Preamble. RAZ.

Reads as 0b0000.

Access to this field is **RO**.

# **Accessing CTICIDR1**

## CTICIDR1 can be accessed through the external debug interface:

| Component | Offset | Instance |
|-----------|--------|----------|
| CTI       | 0xFF4  | CTICIDR1 |

Accesses on this interface are **RO**.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by | <u>External</u>  |
|------------------|------------------|---------------------|---------------------|----------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding | <u>Registers</u> |

28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.