# CTICLAIMCLR, CTI CLAIM Tag Clear register

The CTICLAIMCLR characteristics are:

### **Purpose**

Used by software to read the values of the CLAIM bits, and to clear CLAIM tag bits to 0.

## **Configuration**

CTICLAIMCLR is in the Debug power domain.

Implementation of this register is optional.

#### **Attributes**

CTICLAIMCLR is a 32-bit register.

## Field descriptions

| 31      | 30      | 29      | 28      | 27      | 26      | 25      | 24      | 23      | 22      | 21      |    |
|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|----|
| CLAIM31 | CLAIM30 | CLAIM29 | CLAIM28 | CLAIM27 | CLAIM26 | CLAIM25 | CLAIM24 | CLAIM23 | CLAIM22 | CLAIM21 | [C |

#### CLAIM<x>, bit [x], for x = 31 to 0

CLAIM tag clear bit.

Reads return the value of CLAIM<x>, writes have the following behavior:

| CLAIM <x></x> | Meaning                              |
|---------------|--------------------------------------|
| 0b0           | No action.                           |
| 0b1           | Indirectly clear CLAIM <x> to 0.</x> |

A single write to CTICLAIMCLR can clear multiple tags to 0.

If x is greater than or equal to the implementation defined number of CLAIM tags, this bit is RAZ/WI.

An External Debug reset clears the CLAIM tag bits to 0.

# **Accessing CTICLAIMCLR**

### CTICLAIMCLR can be accessed through the external debug interface:

| Component | Offset | Instance    |  |  |
|-----------|--------|-------------|--|--|
| CTI       | 0xFA4  | CTICLAIMCLR |  |  |

This interface is accessible as follows:

- When SoftwareLockStatus(), accesses to this register are **RO**.
- When !SoftwareLockStatus(), accesses to this register are RW.

| AArch32          | AArch64          | AArch32             | AArch64             | Index by | <u>External</u>  |
|------------------|------------------|---------------------|---------------------|----------|------------------|
| <u>Registers</u> | <u>Registers</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding | <u>Registers</u> |

28/03/2023 16:01; 72747e43966d6b97dcbd230a1b3f0421d1ea3d94

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.